- Inputs Are TTL-Voltage Compatible
- New Flow-Through Architecture Optimizes PCB Layout
- Center-Pin $\mathrm{V}_{\mathrm{CC}}$ and GND Configurations Minimize High-Speed Switching Noise
- EPIC ${ }^{m}$ (Enhanced-Performance Implanted CMOS) 1-um Process
- 500-mA Typical Latch-Up Immunity at $125^{\circ} \mathrm{C}$
- Full Look Ahead for High-Speed Operations on Long Words
- Arithmetic Operating Modes:

Addition
Subtraction
Shift Operand A One Position
Magnitude Comparison
Plus Twelve Other Arithmetic Operations

- Logic Function Modes:

Exclusive-OR
Comparator
AND, NAND, OR, NOR


## logic symbol $\dagger$


$\dagger$ This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## description

The 74ACT11181 is an arithmetic logic unit (ALU)/function generator that has a complexity of 75 equivalent gates on a monolithic chip. These circuits perform 16 binary arithmetic operations on two 4 -bit words as shown in Tables 1 and 2. These operations are selected by the four function-select lines (S0, S1, S2, S3) and include addition, subtraction, decrement, and straight transfer. When performing arithmetic manipulations, the internal carries must be enabled by applying a low-level voltage to the mode control input ( $M$ ). A full carry look-ahead scheme is made available in these devices for fast, simultaneous carry generation by means of two cascade outputs $\bar{G}$ and $\overline{\mathrm{P}}$ for the four bits in the package. When used in conjunction with the 'ACT11882 full carry look-ahead circuits, high-speed arithmetic operations can be performed. The method of cascading 'ACT11882 circuits with these ALUs to provide multilevel full-carry look-ahead operation is illustrated under signal designations.

If high speed is not important, a ripple-carry input $\left(C_{n}\right)$ and a ripple-carry output $\left(C_{n+4}\right)$ are available. However, the ripple-carry delay has also been minimized so that arithmetic manipulations for small word lengths can be performed without external circuitry.
The 74ACT11181 will accommodate active-high or active-low data if the pin designations are interpreted as follows:

| PACKAGE | PIN NUMBERS AND DESIGNATIONS |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DW, JT, or NT | 25 | 26 | 27 | 28 | 19 | 20 | 23 | 24 | 11 | 10 | 5 | 4 | 1 | 14 | 12 | 13 |
| FK | 4 | 5 | 6 | 7 | 26 | 27 | 2 | 3 | 18 | 17 | 12 | 11 | 8 | 2 | 19 | 20 |
| Active-low data (Table 1) | А ${ }^{\text {a }}$ | A2 | A 1 | A0 | В 3 | B2 | B1 | Ē0 | F3 | F2 | F1 | F0 | $\mathrm{C}_{n}$ | $\mathrm{C}_{n+4}$ | $\overline{\text { P }}$ | $\overline{\mathrm{G}}$ |
| Active-high data (Table 2) | A3 | A2 | A1 | A0 | B3 | B2 | B1 | B0 | F3 | F2 | F1 | F0 | $\bar{c}_{n}$ | $\overline{\mathrm{C}}_{n+4}$ | x | Y |

Subtraction is accomplished by 1's complement addition where the 1's complement of the subtrahend is generated internally. The resultant output is A - B - 1, which requires an end-around or forced carry to provide A - B.

The 74ACT11181 can also be used as a comparator. The $\mathrm{A}=\mathrm{B}$ output is internally decoded from the function outputs (F0, F1, F2, F3) so that when two words of equal magnitude are applied at the $A$ and $B$ inputs, it will assume a high level to indicate equality $(\mathrm{A}=\mathrm{B})$. When performing this comparison, the ALU must be in the subtract mode with $\mathrm{C}_{\mathrm{n}}=\mathrm{H}$. The $\mathrm{A}=\mathrm{B}$ output is open drain so that it can be wired-AND connected to give a comparison for more than four bits. The carry output $\left(C_{n}+4\right)$ can also be used to supply relative magnitude information. Again, the ALU must be placed in the subtract mode by placing the function select inputs $\mathrm{S} 3, \mathrm{~S} 2$, $\mathrm{S} 1, \mathrm{~S} 0$ at $\mathrm{L}, \mathrm{H}, \mathrm{H}, \mathrm{L}$, respectively.

| INPUT $\mathrm{C}_{\boldsymbol{n}}$ | OUTPUT $\mathrm{C}_{\mathrm{n}+\mathbf{4}}$ | ACTIVE-LOW DATA <br> (FIGURE 1) | ACTIVE-HIGH DATA <br> (FIGURE 2) |
| :---: | :---: | :---: | :---: |
| H | H | $\mathrm{A} \geq \mathrm{B}$ | $\mathrm{A} \leq \mathrm{B}$ |
| H | L | $\mathrm{A}<\mathrm{B}$ | $\mathrm{A}>\mathrm{B}$ |
| L | H | $\mathrm{A}>\mathrm{B}$ | $\mathrm{A}<\mathrm{B}$ |
| L | L | $\mathrm{A} \leq \mathrm{B}$ | $\mathrm{A} \geq \mathrm{B}$ |

These circuits have been designed not only to incorporate all of the designer's requirements for arithmetic operation but also to provide 16 possible functions of two Boolean variables without using external circuitry. These logic functions are selected using the four function-select inputs (S0, S1, S2, S3) with the mode-control input ( $M$ ) at a high level to disable the internal carry. The 16 logic functions are detailed in Tables 1 and 2 and include exclusive-OR, NAND, AND, NOR, and OR functions.

## signal designations

In both Figures 1 and 2, the polarity indicators ( $\triangle$ ) indicate that the associated input or output data is active low with respect to the function shown inside the symbol, and the symbols are the same in both figures. The signal designations in Figure 1 agree with the indicated internal functions based on active-low data and should be used with the logic functions and arithmetic operations shown in Table 1. The signal designations have been changed in Figure 2 to accommodate the logic functions and arithmetic operations for the active-high data given in Table 2. The 74ACT11181 and 'ACT11881 together with the 'ACT11882 can be used with the signal designations of either Figure 1 or Figure 2.


Figure 1
(use with Table 1)


Figure 2
(use with Table 2)

Table 1

| SELECTION |  |  |  | ACTIVE-LOW DATA |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\mathbf{M}=\mathbf{H}$ <br> LOGIC <br> FUNCTIONS | M = L; ARITHMETIC OPERATIONS |  |
| S3 | S2 | S1 | S0 |  | $\begin{gathered} C_{n}=L \\ \text { (no carry) } \end{gathered}$ | $\begin{gathered} \mathrm{C}_{\mathrm{n}}=\mathrm{H} \\ \text { (with carry) } \end{gathered}$ |
| L | L | L | L | $\mathrm{F}=\overline{\mathrm{A}}$ | $\mathrm{F}=\mathrm{A}$ MINUS 1 | $\mathrm{F}=\mathrm{A}$ |
| L | L | L | H | $\mathrm{F}=\overline{\mathrm{AB}}$ | $F=A B$ MINUS 1 | $F=A B$ |
| L | L | H | L | $F=\bar{A}+B$ | $F=A \bar{B}$ MINUS 1 | $F=A \bar{B}$ |
| L | L | H | H | $\mathrm{F}=1$ | $\mathrm{F}=$ MINUS 1 (2's COMP) | $F=$ ZERO |
| L | H | L | L | $F=\overline{A+B}$ | $\mathrm{F}=\mathrm{A}$ PLUS $(\mathrm{A}+\overline{\mathrm{B}})$ | $\mathrm{F}=\mathrm{A}$ PLUS $(\mathrm{A}+\overline{\mathrm{B}}) \mathrm{PLUS} 1$ |
| L | H | L | H | $\mathrm{F}=\overline{\mathrm{B}}$ | $F=A B P L U S ~(A+\bar{B})$ | $F=A B$ PLUS $(A+\bar{B})$ PLUS 1 |
| L | H | H | L | $F=\overline{A \oplus B}$ | $F=A$ MINUS B MINUS 1 | $F=A$ MINUS $B$ |
| L | H | H | H | $F=A+\bar{B}$ | $F=A+\bar{B}$ | $F=(A+\bar{B})$ PLUS 1 |
| H | L | L | L | $F=\bar{A} B$ | $F=A \operatorname{PLUS}(\mathrm{~A}+\mathrm{B})$ | $F=A$ PLUS $(A+B)$ PLUS 1 |
| H | L | L | H | $F=A \oplus B$ | $\mathrm{F}=\mathrm{A}$ PLUS B | $F=A$ PLUS B PLUS 1 |
| H | L | H | L | $F=B$ | $F=A \bar{B} P \operatorname{LUS}(A+B)$ | $F=A \bar{B}$ PLUS $(A+B)$ PLUS 1 |
| H | L | H | H | $F=A+B$ | $F=(A+B)$ | $F=(A+B)$ PLUS 1 |
| H | H | L | L | $\mathrm{F}=0$ | $F=A$ PLUS $A^{\dagger}$ | $F=A$ PLUS A PLUS 1 |
| H | H | L | H | $F=A \bar{B}$ | $F=A B$ PLUS $A$ | $F=A B$ PLUS A PLUS 1 |
| H | H | H | L | $F=A B$ | $F=A \bar{B}$ PLUS $A$ | $F=A \bar{B}$ PLUS A PLUS 1 |
| H | H | H | H | $F=A$ | $\mathrm{F}=\mathrm{A}$ | $\mathrm{F}=\mathrm{A}$ PLUS 1 |

Table 2

| SELECTION |  |  |  | ACTIVE-HIGH DATA |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{gathered} \mathrm{M}=\mathrm{H} \\ \text { LOGIC } \\ \text { FUNCTIONS } \end{gathered}$ | M = L; ARITHMETIC OPERATIONS |  |
| S3 | S2 | S1 | S0 |  | $\begin{gathered} \overline{\mathrm{C}}_{\mathrm{n}}=\mathrm{H} \\ \text { (no carry) } \end{gathered}$ | $\begin{gathered} \overline{\mathrm{C}}_{\mathrm{n}}=\mathrm{L} \\ \text { (with carry) } \end{gathered}$ |
| L | L | L | L | $F=\overline{\mathrm{A}}$ | $\mathrm{F}=\mathrm{A}$ | F = A PLUS 1 |
| L | L | L | H | $F=\overline{A+B}$ | $F=A+B$ | $F=(A+B)$ PLUS 1 |
| L | L | H | L | $F=\bar{A} B$ | $\mathrm{F}=\mathrm{A}+\overline{\mathrm{B}}$ | $F=(A+\bar{B})$ PLUS 1 |
| L | L | H | H | $F=0$ | $\mathrm{F}=$ MINUS 1 (2's COMP) | $F=$ ZERO |
| L | H | L | L | $F=\overline{A B}$ | $F=A$ PLUS A $\bar{B}$ | $F=A$ PLUS AB PLUS 1 |
| L | H | L | H | $\mathrm{F}=\overline{\mathrm{B}}$ | $F=(A+B) P L U S A \bar{B}$ | $F=(A+B) P L U S A \bar{B}$ PLUS 1 |
| L | H | H | L | $F=A \oplus B$ | $F=A$ MINUS B MINUS 1 | $F=A$ MINUS $B$ |
| L | H | H | H | $F=A \bar{B}$ | $F=A \bar{B}$ MINUS 1 | $F=A \bar{B}$ |
| H | L | L | L | $F=\bar{A}+B$ | $F=A$ PLUS AB | $\mathrm{F}=\mathrm{A}$ PLUS AB PLUS 1 |
| H | L | L | H | $F=\overline{\mathrm{A} \oplus \mathrm{B}}$ | $F=A$ PLUS B | $F=A$ PLUS B PLUS 1 |
| H | L | H | L | $F=B$ | $F=(A+\bar{B})$ PLUS $A B$ | $F=(A+\bar{B})$ PLUS AB PLUS 1 |
| H | L | H | H | $F=A B$ | $F=A B$ MINUS 1 | $F=A B$ |
| H | H | L | L | $\mathrm{F}=1$ | $F=A$ PLUS ${ }^{\dagger}{ }^{\dagger}$ | $F=A$ PLUS A PLUS 1 |
| H | H | L | H | $F=A+\bar{B}$ | $F=(A+B) P L U S A$ | $F=(A+B)$ PLUS A PLUS 1 |
| H | H | H | L | $F=A+B$ | $F=(A+\bar{B}) P L U S A$ | $F=(A+\bar{B})$ PLUS A PLUS 1 |
| H | H | H | H | $F=A$ | $\mathrm{F}=\mathrm{A}$ MINUS 1 | $\mathrm{F}=\mathrm{A}$ |

$\dagger$ Each bit is shifted to the next more significant position.
logic diagram (positive logic)


## 74ACT11181

## ARITHMETIC LOGIC UNIT/FUNCTION GENERATOR

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

```
Supply voltage range, \(\mathrm{V}_{\mathrm{CC}}\) -0.5 V to 7 V Input voltage range, \(\mathrm{V}_{\mathrm{I}}\) (see Note 1 ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5 V to \(\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}\) Output voltage range, \(\mathrm{V}_{\mathrm{O}}\) (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5 V to \(\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}\) Input clamp current, \(\mathrm{I}_{\mathrm{IK}}\left(\mathrm{V}_{\mathrm{I}}<0\right.\) or \(\mathrm{V}_{\mathrm{I}}>\mathrm{V}_{\mathrm{CC}}\) ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . \(\pm 20 \mathrm{~mA}\)
Output clamp current, \(\mathrm{I}_{\mathrm{OK}}\left(\mathrm{V}_{\mathrm{O}}<0\right.\) or \(\mathrm{V}_{\mathrm{O}}>\mathrm{V}_{\mathrm{CC}}\) ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . \(\pm 50 \mathrm{~mA}\)
Continuous output current, \(\mathrm{I}_{\mathrm{O}}\left(\mathrm{V}_{\mathrm{O}}=0\right.\) to \(\left.\mathrm{V}_{\mathrm{C}}\right)\). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . \(\pm 50 \mathrm{~mA}\)
Continuous current through \(\mathrm{V}_{\mathrm{CC}}\) or GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . \(\pm 200 \mathrm{~mA}\)
Storage temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . \(65^{\circ} \mathrm{C}\) to \(150^{\circ} \mathrm{C}\)
```

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
recommended operating conditions

|  | MIN | MAX | UNIT |
| :--- | ---: | ---: | ---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | 4.5 | 5.5 |
| $\mathrm{~V}_{\mathrm{IH}}$ | High-level input voltage | 2 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Low-level input voltage | V |  |
| $\mathrm{V}_{\mathrm{I}}$ | Input voltage | 0.8 | V |
| $\mathrm{~V}_{\mathrm{O}}$ | Output voltage | $\mathrm{V}_{\mathrm{CC}}$ | V |
| IOH | High-level output current | All outputs except $\mathrm{A}=\mathrm{B}$ | 0 |
| IOL | Low-level output current | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\Delta \mathrm{t} / \Delta \mathrm{V}$ | Input transition rise or fall rate | -24 | mA |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating free-air temperature | -40 | 24 |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER | TEST CONDITIONS | VCC | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | MIN MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP MAX |  |  |
| $\mathrm{V}_{\mathrm{OH}} \quad \begin{aligned} & \text { Any output } \\ & \text { except } \mathrm{A}=\end{aligned}$ | $\mathrm{I} \mathrm{OH}=-50 \mu \mathrm{~A}$ | 4.5 V | 4.4 |  | 4.4 | V |
|  |  | 5.5 V | 5.4 |  | 5.4 |  |
|  | ${ }^{\mathrm{O}} \mathrm{OH}=-24 \mathrm{~mA}$ | 4.5 V | 3.94 |  | 3.8 |  |
|  |  | 5.5 V | 4.94 |  | 4.8 |  |
|  | $\mathrm{IOH}=-50 \mathrm{~mA} \ddagger$ | 5.5 V |  |  |  |  |
|  | $\mathrm{IOH}=-75 \mathrm{~mA} \ddagger$ | 5.5 V |  |  | 3.85 |  |
| $\mathrm{IOH} \quad \mathrm{A}=\mathrm{B}$ | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}$ | 5.5 V |  | 0.5 | 5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {OL }}$ | $\mathrm{IOL}=50 \mu \mathrm{~A}$ | 4.5 V |  | 0.1 | 0.1 | V |
|  |  | 5.5 V |  | 0.1 | 0.1 |  |
|  | $\mathrm{IOL}=24 \mathrm{~mA}$ | 4.5 V |  | 0.36 | 0.44 |  |
|  |  | 5.5 V |  | 0.36 | 0.44 |  |
|  | $\mathrm{l} \mathrm{OL}=50 \mathrm{~mA} \ddagger$ | 5.5 V |  |  |  |  |
|  | $\mathrm{l} \mathrm{OL}=75 \mathrm{~mA} \ddagger$ | 5.5 V |  |  | 1.65 |  |
| 1 | $\mathrm{V}_{1}=\mathrm{V}_{\text {CC }}$ or GND | 5.5 V |  | $\pm 0.1$ | $\pm 1$ | $\mu \mathrm{A}$ |
| ${ }^{\text {ICC }}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}$ or GND, $\mathrm{I} \mathrm{O}=0$ | 5.5 V |  | 8 | 80 | $\mu \mathrm{A}$ |
| $\Delta^{1} \mathrm{CC}$ § | One input at 3.4 V, Other inputs at GND or $\mathrm{V}_{\mathrm{CC}}$ | 5.5 V |  | 0.9 | 1 | mA |
| $\mathrm{C}_{\mathrm{i}}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 5 V |  | 4.5 |  | pF |
| $\mathrm{C}_{0} \quad \mathrm{~A}=\mathrm{B}$ | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 5 V |  | 11 |  | pF |

$\ddagger$ Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms .
$\S$ This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or $\vee_{\mathrm{CC}}$.
switching characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$ (unless otherwise noted) (see Figure 3)
addition mode; $\mathrm{M}=\mathrm{S} 1=\mathrm{S} 2=0 \mathrm{~V}, \mathrm{~S} 0=\mathrm{S} 3=4.5 \mathrm{~V}$

| PARAMETER | $\begin{aligned} & \text { FROM } \\ & \text { (INPUT) } \end{aligned}$ | TO (OUTPUT) | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |  |  |
| tPLH | $\mathrm{C}_{n}$ | $C_{n+4}$ | 1.5 | 10.7 | 17.5 | 1.5 | 18.6 | ns |
| tPHL |  |  | 1.5 | 11.3 | 16.2 | 1.5 | 18.3 |  |
| tpLH | Any $\overline{\mathrm{A}}$ | $C_{n+4}$ | 1.5 | 12.7 | 20.3 | 1.5 | 21.8 | ns |
| tPHL |  |  | 1.5 | 14 | 19.7 | 1.5 | 22 |  |
| tPLH | Any $\bar{B}$ | $C_{n+4}$ | 1.5 | 13.5 | 21.6 | 1.5 | 23.2 | ns |
| tPHL |  |  | 1.5 | 13.6 | 19.7 | 1.5 | 22 |  |
| tpLH | $\mathrm{C}_{\mathrm{n}}$ | Any $\bar{F}$ | 1.5 | 11.2 | 17.1 | 1.5 | 18.7 | ns |
| tpHL |  |  | 1.5 | 9.9 | 15.9 | 1.5 | 17.4 |  |
| tpLH | Any $\overline{\mathrm{A}}$ | $\overline{\mathrm{G}}$ | 1.5 | 12.8 | 20.9 | 1.5 | 23.3 | ns |
| tPHL |  |  | 1.5 | 12.7 | 17.8 | 1.5 | 20.9 |  |
| tPLH | Any $\bar{B}$ | $\overline{\mathrm{G}}$ | 1.5 | 12.7 | 20.6 | 1.5 | 22.1 | ns |
| tPHL |  |  | 1.5 | 14.3 | 19.2 | 1.5 | 21.3 |  |
| tpLH | Any $\overline{\mathrm{A}}$ | $\bar{P}$ | 1.5 | 11.4 | 18.4 | 1.5 | 19.6 | ns |
| tPHL |  |  | 1.5 | 9.6 | 16.6 | 1.5 | 17.4 |  |
| tPLH | Any $\bar{B}$ | $\overline{\mathrm{P}}$ | 1.5 | 11.3 | 18.2 | 1.5 | 19.3 | ns |
| tPHL |  |  | 1.5 | 10.6 | 15.6 | 1.5 | 16.6 |  |
| tPLH | $\overline{\text { A }}$ | $\overline{\mathrm{Fi}}$ | 1.5 | 11.8 | 17.7 | 1.5 | 19.5 | ns |
| tphL |  |  | 1.5 | 11 | 17.7 | 1.5 | 18.7 |  |
| tPLH | $\overline{\mathrm{Bi}}$ | $\overline{\mathrm{F}}$ | 1.5 | 11.6 | 17.3 | 1.5 | 19.1 | ns |
| tPHL |  |  | 1.5 | 12 | 19.4 | 1.5 | 20.6 |  |
| tPLH | $\overline{\text { A }}$ | Any $\overline{\mathrm{F}}$ except $\overline{\mathrm{Fi}}$ | 1.5 | 13 | 18.9 | 1.5 | 21 | ns |
| tPHL |  |  | 1.5 | 12.4 | 18.8 | 1.5 | 20.2 |  |
| tPLH | Any $\bar{B}$ | Any $\overline{\mathrm{F}}$ except $\overline{\mathrm{Fi}}$ | 1.5 | 13.1 | 18.7 | 1.5 | 21 | ns |
| tPHL |  |  | 1.5 | 13.5 | 19.8 | 1.5 | 21.3 |  |

mode switching; S1 = S2 = 0 V, S0 = S3 = 4.5 V

| PARAMETER | $\begin{aligned} & \text { FROM } \\ & \text { (INPUT) } \end{aligned}$ | TO (OUTPUT) | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |  |  |
| tPLH | M | Any $\overline{\mathrm{F}}$ | 1.5 | 9.5 | 15 | 1.5 | 16.3 | ns |
| tPHL |  |  | 1.5 | 10.6 | 16.4 | 1.5 | 17.5 |  |
| tPLH | M | $A=B$ | 1.5 | 15.7 | 19.3 | 1.5 | 20.1 | ns |
| tPHL |  |  | 1.5 | 14 | 18.7 | 1.5 | 21.8 |  |

switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 3)
subtraction mode; $\mathrm{M}=\mathrm{S} 0=\mathrm{S} 3=0 \mathrm{~V}, \mathrm{~S} 1=\mathrm{S} 2=4.5 \mathrm{~V}$

| PARAMETER | $\begin{aligned} & \text { FROM } \\ & \text { (INPUT) } \end{aligned}$ | TO (OUTPUT) | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |  |  |
| tPLH | $\mathrm{C}_{n}$ | $C_{n+4}$ | 1.5 | 10.7 | 17.5 | 1.5 | 18.6 | ns |
| tPHL |  |  | 1.5 | 11.3 | 16.2 | 1.5 | 18.3 |  |
| tPLH | Any $\overline{\mathrm{A}}$ | $C_{n+4}$ | 1.5 | 12.7 | 20.3 | 1.5 | 21.8 | ns |
| tPHL |  |  | 1.5 | 13.5 | 19.7 | 1.5 | 20.8 |  |
| tPLH | Any $\bar{B}$ | $C_{n+4}$ | 1.5 | 13.8 | 21.1 | 1.5 | 22.7 | ns |
| tPHL |  |  | 1.5 | 14.8 | 20.7 | 1.5 | 23 |  |
| tPLH | $\mathrm{C}_{\mathrm{n}}$ | Any $\overline{\mathrm{F}}$ | 1.5 | 11.2 | 17.1 | 1.5 | 18.7 | ns |
| tPHL |  |  | 1.5 | 9.9 | 15.9 | 1.5 | 17.4 |  |
| tPLH | Any $\overline{\mathrm{A}}$ | $\overline{\mathrm{G}}$ | 1.5 | 12.8 | 20.8 | 1.5 | 22.2 | ns |
| tPHL |  |  | 1.5 | 12.7 | 18.4 | 1.5 | 20.7 |  |
| tPLH | Any $\bar{B}$ | $\overline{\mathrm{G}}$ | 1.5 | 13.2 | 20.8 | 1.5 | 21.6 | ns |
| tPHL |  |  | 1.5 | 11.5 | 18.5 | 1.5 | 19.6 |  |
| tPLH | Any $\overline{\mathrm{A}}$ | $\bar{p}$ | 1.5 | 9.6 | 14.6 | 1.5 | 15.5 | ns |
| tPHL |  |  | 1.5 | 10.8 | 18.8 | 1.5 | 20 |  |
| tPLH | Any $\bar{B}$ | $\bar{P}$ | 1.5 | 10.4 | 15.1 | 1.5 | 16.3 | ns |
| tPHL |  |  | 1.5 | 11.9 | 17.8 | 1.5 | 19.6 |  |
| tPLH | $\overline{\mathrm{A}} \mathrm{i}$ | $\overline{\mathrm{F}}$ | 1.5 | 11.2 | 17.2 | 1.5 | 19.9 | ns |
| tPHL |  |  | 1.5 | 12.1 | 17.8 | 1.5 | 19.5 |  |
| tPLH | $\overline{\mathrm{Bi}}$ | $\overline{\mathrm{F}}$ | 1.5 | 12 | 18.6 | 1.5 | 20.7 | ns |
| tphL |  |  | 1.5 | 13.2 | 19 | 1.5 | 21.1 |  |
| tPLH | Any $\overline{\mathrm{A}}$ | Any $\bar{F}$ | 1.5 | 12.6 | 18.9 | 1.5 | 20.3 | ns |
| tPHL |  |  | 1.5 | 13.6 | 19.4 | 1.5 | 21.5 |  |
| tPLH | Any $\bar{B}$ | Any $\overline{\mathrm{F}}$ | 1.5 | 13.1 | 18.7 | 1.5 | 20.4 | ns |
| tPHL |  |  | 1.5 | 18 | 21.6 | 1.5 | 23.7 |  |
| tPLH | Any $\overline{\mathrm{A}}$ | $A=B$ | 1.5 | 16 | 21.5 | 1.5 | 24.6 | ns |
| tPHL |  |  | 1.5 | 18.5 | 22.7 | 1.5 | 23.9 |  |
| tPLH | Any $\bar{B}$ | $A=B$ | 1.5 | 18.5 | 22.7 | 1.5 | 23.9 | ns |
| tPHL |  |  | 1.5 | 16.5 | 22 | 1.5 | 25.4 |  |

switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 3)
logic and arithmetic modes

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX |  |  |  |
| tPLH | Any $\overline{\mathrm{A}}$ | Any $\overline{\mathrm{F}}$ | $\mathrm{M}=4.5 \mathrm{~V}$ (logic mode) | 1.5 | 10 | 15.9 | 1.5 | 18.3 | ns |
| tPHL |  |  |  | 1.5 | 11 | 17.4 | 1.5 | 19.6 |  |
| tPLH | $\overline{\mathrm{B}} \mathrm{i}$ | $\overline{\mathrm{Fi}}$ | $\mathrm{M}=4.5 \mathrm{~V}$ (logic mode) | 1.5 | 12.2 | 18 | 1.5 | 19.6 | ns |
| tPHL |  |  |  | 1.5 | 11.5 | 18.3 | 1.5 | 19.6 |  |
| tPLH | Any S | Any $\overline{\mathrm{F}}$ | $\mathrm{M}=0 \mathrm{~V}$ (arithmetic mode) | 1.5 | 12.1 | 18.3 | 1.5 | 20.1 | ns |
| tPHL |  |  |  | 1.5 | 10.6 | 15.8 | 1.5 | 17.4 |  |
| tPLH | Any S | $A=B$ | $\mathrm{M}=0 \mathrm{~V}$ (arithmetic mode) | 1.5 | 18.7 | 22.1 | 1.5 | 23.4 | ns |
| tPHL |  |  |  | 1.5 | 17.2 | 22.2 | 1.5 | 25.4 |  |
| ${ }_{\text {tPLH }}$ | Any S | $C_{n+4}$ | $\mathrm{M}=4.5 \mathrm{~V}$ (logic mode) | 1.5 | 13.9 | 21.8 | 1.5 | 23.6 | ns |
| tPHL |  |  |  | 1.5 | 15.3 | 22.3 | 1.5 | 25.2 |  |
| tPLH | Any S | $\overline{\mathrm{G}}$ | $\mathrm{M}=0 \mathrm{~V}$ (arithmetic mode) | 1.5 | 12.7 | 20.5 | 1.5 | 22.3 | ns |
| tPHL |  |  |  | 1.5 | 13.5 | 19.7 | 1.5 | 22 |  |
| tpLH | Any S | $\overline{\mathrm{P}}$ | $\mathrm{M}=4.5 \mathrm{~V}$ (logic mode) | 1.5 | 12.4 | 18.6 | 1.5 | 20.5 | ns |
| tPHL |  |  |  | 1.5 | 11.7 | 17.7 | 1.5 | 18 |  |

operating characteristics, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

|  | PARAMETER | TEST CONDITIONS | TYP | UNIT |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {pd }}$ | Power dissipation capacitance | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \quad \mathrm{f}=1 \mathrm{MHz}$ | 119 | pF |

## PARAMETER MEASUREMENT INFORMATION

ADDITION MODE TEST TABLE
FUNCTION INPUTS: $\mathrm{M}=\mathrm{S} 1=\mathrm{S} 2=0 \mathrm{~V}, \mathrm{~S} 0=\mathrm{S} 2=4.5 \mathrm{~V}$

| PARAMETER | INPUT UNDER TEST | OTHER INPUT SAME BIT |  | OTHER DATA INPUTS |  | OUTPUT UNDER TEST | OUTPUT WAVEFORM (See Figure 3) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \hline \text { APPLY } \\ & 4.5 \mathrm{~V} \end{aligned}$ | APPLY GND | $\begin{gathered} \hline \text { APPLY } \\ 4.5 \mathrm{~V} \end{gathered}$ | $\begin{gathered} \text { APPLY } \\ \text { GND } \end{gathered}$ |  |  |
| tPLH | $\overline{\text { Al }}$ | $\overline{\mathrm{B}} \mathrm{i}$ | None | $\begin{aligned} & \text { Remaining } \\ & \bar{A} \text { and } \bar{B} \end{aligned}$ | $\mathrm{C}_{n}$ | $\overline{\mathrm{Fi}}$ | In-Phase |
| tPHL |  |  |  |  |  |  |  |
| tPLH | $\overline{\mathrm{B}} \mathrm{i}$ | $\overline{\mathrm{A}} \mathrm{i}$ | None | $\begin{aligned} & \text { Remaining } \\ & \overline{\mathrm{A}} \text { and } \overline{\mathrm{B}} \end{aligned}$ | $\mathrm{C}_{n}$ | $\overline{\mathrm{Fi}}$ | In-Phase |
| tPHL |  |  |  |  |  |  |  |
| tPLH | $\overline{\mathrm{A}} \mathrm{i}$ | $\overline{\mathrm{B}}$ | None | None | Remaining $\overline{\mathrm{A}}$ and $\overline{\mathrm{B}}, \mathrm{C}_{\mathrm{n}}$ | $\overline{\mathrm{P}}$ | In-Phase |
| tPHL |  |  |  |  |  |  |  |
| tPLH | $\overline{\mathrm{B}} \mathrm{i}$ | $\bar{A} i$ | None | None | Remaining <br> $\overline{\mathrm{A}}$ and $\overline{\mathrm{B}}, \mathrm{C}_{\mathrm{n}}$ | $\bar{P}$ | In-Phase |
| tPHL |  |  |  |  |  |  |  |
| tPHL | $\overline{\mathrm{A}} \mathrm{i}$ | None | $\overline{\mathrm{B}}$ | $\operatorname{Remaining~}_{\bar{B}}$ | $\begin{aligned} & \text { Remaining } \\ & \overline{\mathrm{A}}, \mathrm{C}_{\mathrm{n}} \end{aligned}$ | $\overline{\mathrm{G}}$ | In-Phase |
| tPHL |  |  |  |  |  |  |  |
| tPLH | $\overline{\mathrm{B}}$ | None | $\overline{\text { Al }}$ | $\operatorname{Remaining~}_{\overline{\bar{B}}}$ | $\begin{aligned} & \text { Remaining } \\ & \overline{\mathrm{A}}, \mathrm{C}_{\mathrm{n}} \\ & \hline \end{aligned}$ | $\overline{\mathrm{G}}$ | In-Phase |
| tPHL |  |  |  |  |  |  |  |
| tPLH | $\mathrm{C}_{\mathrm{n}}$ | None | None | $\frac{\mathrm{All}}{\overline{\mathrm{~A}}}$ | $\frac{\text { All }}{\bar{B}}$ | $\begin{gathered} \text { Any } \bar{F} \\ \text { or } C_{n}+4 \end{gathered}$ | In-Phase |
| tPHL |  |  |  |  |  |  |  |
| tPLH | $\overline{\mathrm{A}} \mathrm{i}$ | None | $\overline{\mathrm{B}} \mathrm{i}$ | $\operatorname{Remaining~}_{\bar{B}}$ | $\begin{aligned} & \text { Remaining } \overline{\bar{A}, C_{n}} \end{aligned}$ | $C_{n+4}$ | Out-of-Phase |
| tPHL |  |  |  |  |  |  |  |
| tPLH | $\overline{\mathrm{B}} \mathrm{i}$ | None | $\overline{\mathrm{A}} \mathrm{i}$ | ${ }_{\bar{B}}^{\text {Remaining }}$ | Remaining$\overline{\mathrm{A}}, \mathrm{C}_{\mathrm{n}}$ | $C_{n+4}$ | Out-of-Phase |
| tPHL |  |  |  |  |  |  |  |

MODE SWITCHING TEST TABLE
FUNCTION INPUTS: S1 = S2 = $0 \mathrm{~V}, \mathrm{~S} 0=\mathrm{S} 3=4.5 \mathrm{~V}$

| PARAMETER | INPUT UNDER TEST | OTHER INPUT SAME BIT |  | OTHER DATA INPUTS |  | OUTPUT UNDER TEST | OUTPUT WAVEFORM (See Figure 3) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { APPLY } \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { APPLY } \\ & \text { GND } \end{aligned}$ | $\begin{gathered} \hline \text { APPLY } \\ 4.5 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & \text { APPLY } \\ & \text { GND } \end{aligned}$ |  |  |
| tPLH | M | - | - | $\begin{aligned} & \text { Remaining } \\ & \overline{\mathrm{A}} \text { and } \overline{\mathrm{B}} \end{aligned}$ | $\overline{\mathrm{B}} 2, \overline{\mathrm{~A}} 2, \mathrm{C}_{\mathrm{n}}$ | Any $\bar{F}$ | In-Phase |
| tPHL |  |  |  |  |  |  |  |
| tPLH | M | - | - | Remaining $\overline{\mathrm{A}}$ and $\overline{\mathrm{B}}$ | $\bar{B} 1, \bar{A} 1, C_{n}$ | $A=B$ | In-Phase |
| tPHL |  |  |  |  |  |  |  |

## PARAMETER MEASUREMENT INFORMATION

SUBTRACTION MODE TEST TABLE
FUNCTION INPUTS: S1 = S2 = 4.5 V, S0 = S3 = M = 0 V

| PARAMETER | INPUT UNDER TEST | OTHER INPUT SAME BIT |  | OTHER DATA INPUTS |  | OUTPUT <br> UNDER TEST | OUTPUT WAVEFORM (See Figure 3) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | APPLY <br> 4.5 V | APPLY GND | $\begin{gathered} \hline \text { APPLY } \\ 4.5 \mathrm{~V} \end{gathered}$ | $\begin{gathered} \text { APPLY } \\ \text { GND } \end{gathered}$ |  |  |
| $\frac{\text { tpLH }}{\text { tpHL }}$ | $\overline{\mathrm{A}} \mathrm{i}$ | None | $\overline{\mathrm{B}} \mathrm{i}$ | $\operatorname{Remaining~}_{\bar{A}}$ | Remaining $B, C_{n}$ | $\overline{\mathrm{Fi}}$ | In-Phase |
| $\frac{\text { tPLH }}{\text { tpHL }}$ | $\overline{\mathrm{B}} \mathrm{i}$ | $\overline{\mathrm{A}} \mathrm{i}$ | None | $\operatorname{Remaining~}_{\bar{A}}$ | $\begin{aligned} & \text { Remaining } \\ & B, C_{n} \end{aligned}$ | $\overline{\mathrm{F}}$ | Out-of-Phase |
| ${ }_{\text {tPLH }}^{\text {tPHL }}$ | $\overline{\mathrm{A}} \mathrm{i}$ | None | $\overline{\mathrm{B}}$ | None | Remaining <br> $\overline{\mathrm{A}}$ and $\overline{\mathrm{B}}, \mathrm{C}_{\mathrm{n}}$ | $\bar{p}$ | In-Phase |
| $\frac{\text { tPLH }}{\text { tPHL }}$ | $\overline{\mathrm{B}}$ | $\overline{\mathrm{A}} \mathrm{i}$ | None | None | Remaining <br> $\overline{\mathrm{A}}$ and $\overline{\mathrm{B}}, \mathrm{C}_{\mathrm{n}}$ | $\overline{\mathrm{P}}$ | Out-of-Phase |
| $\frac{\mathrm{tPHL}}{\text { tPHL }}$ | $\overline{\text { Al }}$ | $\overline{\mathrm{B}} \mathrm{i}$ | None | None | Remaining <br> $\overline{\mathrm{A}}$ and $\overline{\mathrm{B}}, \mathrm{C}_{\mathrm{n}}$ | $\overline{\mathrm{G}}$ | In-Phase |
| $\frac{\text { tPLH }}{\text { tPHL }}$ | $\overline{\mathrm{B}}$ | None | $\overline{\text { Al }}$ | None | Remaining <br> $\overline{\mathrm{A}}$ and $\overline{\mathrm{B}}, \mathrm{C}_{\mathrm{n}}$ | $\overline{\mathrm{G}}$ | Out-of-Phase |
| tPLH tPHL | $\overline{\text { Al }}$ | None | $\overline{\mathrm{B}}$ | $\operatorname{Remaining~}_{\bar{A}}$ | $\begin{aligned} & \text { Remaining } \\ & \bar{B}, C_{n} \end{aligned}$ | $A=B$ | In-Phase |
| tPLH tPHL | $\overline{\mathrm{B}} \mathrm{i}$ | $\overline{\mathrm{A}} \mathrm{i}$ | None | $\operatorname{Remaining}_{\bar{A}}$ | $\begin{aligned} & \text { Remaining } \\ & \overline{\mathrm{B}}, \mathrm{C}_{\mathrm{n}} \end{aligned}$ | $A=B$ | Out-of-Phase |
| tPLH tpHL | $\mathrm{C}_{n}$ | None | None | $\overline{\mathrm{A}}{ }^{\mathrm{Alll}} \overline{\mathrm{~B}}$ | None | $\begin{gathered} \mathrm{C}_{\mathrm{n}}+4 \\ \text { or any } \end{gathered}$ | In-Phase |
| tPLH tPHL | $\overline{\text { Al }}$ | $\overline{\mathrm{B}}$ | None | None | Remaining <br> $\overline{\mathrm{A}}$ and $\overline{\mathrm{B}}, \mathrm{C}_{\mathrm{n}}$ | $C_{n+4}$ | Out-of-Phase |
| ${ }_{\text {tPLH }}^{\text {tPHL }}$ | $\overline{\mathrm{B}}$ | None | $\overline{\text { Al }}$ | None | Remaining <br> $\overline{\mathrm{A}}$ and $\overline{\mathrm{B}}, \mathrm{C}_{\mathrm{n}}$ | $C_{n+4}$ | In-Phase |

LOGIC MODE TEST TABLE
FUNCTION INPUTS: $\mathrm{S} 1=\mathrm{S} 2=\mathrm{M}=4.5 \mathrm{~V}, \mathrm{~S} 0=\mathrm{S} 3=0 \mathrm{~V}$

| PARAMETER | INPUT UNDER TEST | OTHER INPUT SAME BIT |  | OTHER DATA INPUTS |  | OUTPUT <br> UNDER TEST | OUTPUT WAVEFORM (See Figure 3) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { APPLY } \\ & 4.5 \mathrm{~V} \end{aligned}$ | APPLY GND | $\begin{gathered} \hline \text { APPLY } \\ 4.5 \mathrm{~V} \end{gathered}$ | APPLY GND |  |  |
| tPLH tPHL | $\overline{\mathrm{A}} \mathrm{i}$ | $\overline{\mathrm{B}}$ | None | None | $\begin{gathered} \text { Remaining } \\ \overline{\mathrm{A}} \text { and } \overline{\mathrm{B}}, \mathrm{C}_{\mathrm{n}} \\ \hline \end{gathered}$ | $\overline{\mathrm{Fi}}$ | Out-of-Phase |
| tPLH tpHL | $\overline{\mathrm{B}}$ | $\overline{\text { Al }}$ | None | None | Remaining $\overline{\mathrm{A}}$ and $\overline{\mathrm{B}}, \mathrm{C}_{\mathrm{n}}$ | $\overline{\mathrm{Fi}}$ | Out-of-Phase |

## PARAMETER MEASUREMENT INFORMATION



LOAD CIRCUIT, TOTEM-POLE OUTPUTS


LOAD CIRCUIT, OPEN-DRAIN OUTPUT


NOTES: A. $C_{L}$ includes probe and jig capacitance.
B. Input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 10 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega, \mathrm{t}_{\mathrm{r}}=3 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}}=3 \mathrm{~ns}$.
C. The outputs are measured one at a time with one input transition per measurement.

Figure 3. Load Circuits and Voltage Waveforms

## PACKAGING INFORMATION

| Orderable Device | Status $^{(1)}$ | Package <br> Type | Package <br> Drawing | Pins Package <br> Qty | Eco Plan ${ }^{(2)}$ | Lead/Ball Finish | MSL Peak Temp ${ }^{(3)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 74ACT11181DW | OBSOLETE | SOIC | DW | 28 | TBD | Call TI | Call TI |
| 74ACT11181NT | OBSOLETE | PDIP | NT | 28 | TBD | Call TI | Call TI |
| 74ACT11181NT | OBSOLETE | PDIP | NT | 28 | TBD | Call TI | Call TI |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb -Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Green (RoHS \& no $\mathbf{S b} / \mathrm{Br}$ ): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants ( Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. Tl is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

Products

| Amplifiers | $\underline{\text { amplifier.ti.com }}$ |
| :--- | :--- |
| Data Converters | $\underline{\text { dataconverter.ti.com }}$ |
| DLP® Products | $\underline{\text { www.dlp.com }}$ |
| DSP | $\underline{\text { www.ti.com }}$ |
| Clocks and Timers | $\underline{\text { interface.ti.com }}$ |
| Interface | $\underline{\text { logic.ti.com }}$ |
| Logic | $\underline{\text { power.ti.com }}$ |
| Power Mgmt | $\underline{\text { www.ti-rfid.com }}$ |
| Microcontrollers |  |

RF/IF and ZigBee® Solutions www.ti.com/lprf

## Applications

| Audio | $\underline{\text { www.ti.com/audio }}$ |
| :--- | :--- |
| Automotive |  |
| Communications and |  |
| Telecom |  |
| Computers and |  |
| Peripherals | $\underline{\text { www.ti.com/automotive }}$ |
| Consumer Electronics | $\underline{\text { www.ti.com/computers }}$ |
| Energy | $\underline{\text { www.ti.com/consumer-apps }}$ |
| Industrial | $\underline{\text { www.ti.com/energy }}$ |
| Medical | $\underline{\text { www.ti.com/industrial }}$ |
| Security | $\underline{\text { www.ti.com/security }}$ |
|  |  |
| Defense | $\underline{\text { www.ti.com/space-avionics-defense }}$ |
| Video and Imaging | $\underline{\text { www.ti.com/wireless-apps }}$ |
| Wireless |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated

