## 54/74192 54LS/74LS192 UP/DOWN DECADE COUNTER (With Separate Up/Down Clocks)

DESCRIPTION - The '192 is an up/down BCD decade (8421) counter. Separate Count Up and Count Down Clocks are used and in either counting mode the circuits operate synchronously. The outputs change state synchronous with the LOW-to-HIGH transitions on the clock inputs.

Separate Terminal Count Up and Terminal Count Down outputs are provided which are used as the clocks for a subsequent stage without extra logic, thus simplifying multistage counter.designs. Individual preset inputs allow the circuits to be used as programmable counters. Both the Parallel Load $(\overline{\mathrm{PL}})$ and the Master Reset (MR) inputs asynchronously override the clocks.

ORDERING CODE: See Section 9


INPUT LOADING/FAN-OUT: See Section 3 for U.L. definitions

| PIN NAMES | DESCRIPTION | 54/74 (U.L.) HIGH/LOW | 54/74LS (U.L.) HIGH/LOW |
| :---: | :---: | :---: | :---: |
| CPu | Count Up Clock Input (Active Rising Edge) | 1.0/1.0 | 0.5/0.25 |
| CPD | Count Down Clock Input (Active Rising Edge) | 1.0/1.0 | 0.5/0.25 |
| MR | Asynchronous Master Reset Input (Active HIGH) | 1.0/1.0 | 0.5/0.25 |
| $\overline{\mathrm{PL}}$ | Asynchronous Parallel Load Input (Active LOW) | 1.0/1.0 | 0.5/0.25 |
| $\mathrm{P}_{0}-\mathrm{P}_{3}$ | Parallel Data Inputs | 1.0/1.0 | 0.5/0.25 |
| $\mathrm{Q}_{0}-\mathrm{Q}_{3}$ | Flip-flop Outputs | 20/10 | $\begin{array}{r} 10 / 5.0 \\ (2.5) \end{array}$ |
| $\overline{\mathrm{TC}}{ }_{D}$ | Terminal Count Down (Borrow) | 20/10 | $10 / 5.0$ |
| $\overline{\mathrm{TC}}_{u}$ | Terminal Count Up (Carry) Output (Active LOW) | 20/10 | $\begin{array}{r} 10 / 5.0 \\ (2.5) \end{array}$ |

FUNCTIONAL DESCRIPTION - The '192 and '193 are asynchronously presettable decade and 4-bit binary synchronous up/down (reversible) counters. The operating modes of the '192 decade counter and the '193 binary counter are identical, with the only difference being the count sequences as noted in the State Diagram. Each circuit contains four master/slave flip-flops, with internal gating and steering logic to provide master reset, individual preset, count up and count down operations.

Each flip-flop contains JK feedback from slave to master such that a LOW-to-HIGH transition on its T input causes the slave, and thus the Q output to change state. Synchronous switching, as opposed to ripple counting, is achieved by driving the steering gates of all stages from a common Count Up line and a common Count Down line, thereby causing all state changes to be initiated simultaneously. A LOW-to-HIGH transition on the Count Up input will advance the count by one; a similar transition on the Count Down input will decrease the count by one. While counting with one clock input, the other should be held HIGH. Otherwise, the circuit will either count by twos or not at all, depending on the state of the first flip-flop, which cannot toggle as long as either Clock input is LOW.

The Terminal Count Up $\left(\overline{T C}_{U}\right)$ and Terminal Count Down $\left(\overline{T C}_{D}\right)$ outputs are normally HIGH. When a circuit has reached the maximum count state (9 for the '192, 15 for the '193), the next HIGH-to-LOW transition of the Count Up Clock will cause $\overline{T C} u$ to go LOW. $\overline{\mathrm{TC}} \cup$ will stay LOW until CPu goes HIGH again, thus effectively repeating the Count Up Clock, but delayed by two gate delays. Similarly, the $\overline{T C}_{D}$ output will goLOW when the circuit is in the zero state and the Count Down Clock goes LOW. Since the $\overline{T C}$ outputs repeat the clock waveforms, they can be used as the clock input signals to the next higher order circuit in a multistage counter.

$$
\begin{gathered}
\overline{\mathrm{TC}}_{\mathrm{U}}=\mathrm{Q}_{0} \bullet \mathrm{Q}_{3} \bullet \overline{\mathrm{CP}_{\mathrm{U}}} \\
\overline{\mathrm{TC}}_{\mathrm{D}}=\overline{\mathrm{Q}}_{0} \bullet \overline{\mathrm{Q}}_{1} \bullet \overline{\mathrm{Q}}_{2} \bullet \overline{\mathrm{Q}}_{3} \bullet \overline{\mathrm{CP}}_{\mathrm{D}}
\end{gathered}
$$

Each circuit has an asynchronous parallel load capability permitting the counter to be preset. When the Parallel Load ( $\overline{P L}$ ) and the Master Reset (MR) inputs are LOW, information present on the Parallel Data inputs ( $P_{0}-P_{3}$ ) is loaded into the counter and appears on the outputs regardless of the conditions of the clock inputs. A HIGH signal on the Master Reset input will disable the preset gates, override both Clock inputs, and latch each $\mathbf{Q}$ output in the LOW state. If one of the Clock inputs is LOW during and after a reset or load operation, the next LOW-to-HIGH transition of that Clock will be interpreted as a legitimate signal and will be counted.


MODE SELECT TABLE

| MR | $\overline{P L}$ | CPu | CPD | MODE |
| :---: | :---: | :---: | :---: | :--- |
| $H$ | $X$ | $X$ | X | Reset (Asyn.) |
| L | L | $X$ | X | Preset (Asyn.) |
| L | $H$ | $H$ | $H$ | No Change |
| L | $H$ | - | $H$ | Count Up |
| L | $H$ | $H$ | - | Count Down |

$H=H I G H$ Voltage Level
L = LOW Voltage Level
$X=$ Immaterial

STATE DIAGRAM


DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)

| SYMBOL | PARAMETER |  | $54 / 74$ |  | $54 / 74 \mathrm{LS}$ |  | UNITS |
| :--- | :--- | ---: | ---: | ---: | :---: | :---: | :---: |

AC CHARACTERISTICS: $V_{C C}=+5.0 \mathrm{~V}, T_{A}=+25^{\circ} \mathrm{C}$ (See Section 3 for waveforms and load configurations)

| SYMBOL | PARAMETER | 54/74 | 54/74LS | UNITS | CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=15 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=400 \Omega \end{aligned}$ | $C_{L}=15 \mathrm{pF}$ |  |  |
|  |  | Min Max | Min Max |  |  |
| $f_{\text {max }}$ | Maximum Count Frequency | 25 | 30 | MHz | Figs. 3-1, 3-8 |
| tpLH <br> tPHL | Propagation Delay CPu or CPD to $Q_{n}$ | $\begin{aligned} & 38 \\ & 47 \end{aligned}$ | $\begin{aligned} & 31 \\ & 28 \end{aligned}$ | ns |  |
| tPLH <br> tPHL | Propagation Delay CPu to $\overline{T C u}$ | 26 | 16 | ns | Figs. 3-1, 3-5 |
| tpLH tPHL | Propagation Delay CPD to $\overline{T_{0}}$ | $\begin{aligned} & 24 \\ & 24 \end{aligned}$ | $\begin{aligned} & 16 \\ & 24 \end{aligned}$ |  |  |
| tPLH $t_{\text {PHL }}$ | Propagation Delay $P_{n}$ to $Q_{n}$ |  | 20 30 | ns | Figs. 3-1, 3-5 |
| tPLH <br> tPHL | Propagation Delay $\overline{P L}$ to $Q_{n}$ | 40 40 | 32 30 | ns | Figs. 3-1, 3-16 |
| tPHL | Propagation Delay, MR to $\mathrm{Qn}_{\mathbf{n}}$ | 35 | 25 |  |  |

AC OPERATING REQUIREMENTS: $\mathrm{VCC}=+5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$

| SYMBOL | PARAMETER | $54 / 74$ |  | $54 / 74 L S$ | UNITS |
| :--- | :--- | :--- | :--- | :--- | :--- | CONDITIONS

