# 4-BIT SHIFT REGISTERS | 8270 8271 A,F,W PACKAGES FOR 8270 B,F,W PACKAGES FOR 8271 ## DIGITAL 8000 SERIES TTL/MSI #### DESCRIPTION The 8270 is a 4-bit Shift Register with both serial and parallel data entry capability. The data input lines are single-ended true input data lines which condition their specific register bit location after an enabled clocking transition. Since data transfer is synchronous with clock, data may be transferred in any serial/parallel input/output relationship. The internal design uses level sensitive binaries which respond to the negative-going clock transition. A buffer clock driver has been included to minimize input clock loading. Mode control logic is available to determine three possible control states. These register states are serial shift right mode, parallel enter mode, and no change or hold mode. These states accomplish logical decoding for system control. The truth table for the control modes is shown below. For applications not requiring the hold mode, the load input may be tied high and the shift input used as the mode control. The 8271 provides a direct reset ( $R_D$ ), and a $\overline{D_{out}}$ line in addition to the available outputs of the 8270 element. The fan-out specification for this output is the same as the true outputs of the 8270 element. ### **TRUTH TABLE** | CONTROL STATE | LOAD | SHIFT | |----------------|------|-------| | Hold | 0 | 0 | | Parallel Entry | 1 | 0 | | Shift Right | 0 | 1 | | Shift Right | 1 | 1 | #### LOGIC DIAGRAM ### ELECTRICAL CHARACTERISTICS (Over Recommended Operating Temperature And Voltage) | CHARACTERISTICS | | LIMITS | | | | TEST CONDITIONS | | | | | | |----------------------|------|--------|----------|-------|------|-----------------|------|----------|---------------|---------|-------| | | MIN. | TYP. | MAX. | UNITS | LOAD | SHIFT | DATA | CLOCK | RESET<br>8271 | OUTPUTS | NOTES | | "1" Output Voltage | 2.6 | 3.5 | | V | 2.0V | 0.8V | 2.0V | Pulse | 2.0V | -800µA | 6 | | "0" Output Voltage | | | 0.4 | v | 2.0V | 0.8V | 0.8∨ | Pulse | 2.0V | 11.2mA | 7 | | '0" Input Current | | | 1 | | Ì | | | | - | | | | Load | -0.1 | | -1.2 | mA | 0.4V | | , | ļ | | | | | Shift | -0.1 | | -1.2 | mA | i | 0.4V | 0.4V | | | | | | Data Input | -0.1 | | -1.2 | mA | 1 | 1 | 0.4V | <u>'</u> | | + - | | | Clock | -0.1 | | -1.2 | mA | | | | 0.4V | | - | | | Reset (8271 only) | -0.1 | | -1.2 | mA | 1 | İ | 1 | | 0∨ | | | | '1" Input Current | | | | | | | } | | | | | | Load | | | 40 | μΑ | 4.5V | | | | | | | | Shift | | | 40 | μΑ | j | 4.5V | ì | Ì | | } | | | Data Input | - | | 40 | μА | | | 4.5V | | | | | | Clock | 1 | | 40 | μΑ | 1 | | l | 4.5V | | | | | Reset (8271 only) | | | 40 | μΑ | } | | } | | 4.5V | 1 | | | Input Voltage Rating | | | | | } | | | | | | | | (All Inputs) | 5.5 | 1 | <b>i</b> | v | 10mA | 10mA | 10mA | 10mA | 10mA | 1 | 1 | ## $T_A = 25^{\circ} C$ and $V_{CC} = 5.0 V$ | CHARACTERISTICS | | LIMITS | | | | TEST CONDITIONS | | | | | | |-------------------------------|------|--------|--------|-------|------|-----------------|---------------|-------|---------------|---------|-------| | | MIN. | TYP. | MAX. | UNITS | LOAD | SHIFT | DATA<br>INPUT | CLOCK | RESET<br>8271 | OUTPUTS | NOTES | | Power/Current Consumption | | | ( | | | | | | | | | | 8270 Only | | 168/32 | 247/47 | mW/mA | | | | | | Ì | 9 | | 8271 Only | } | 271/52 | 344/65 | mW/mA | } | } | ] | ] | | | 9 | | Turn-On Delay t <sub>on</sub> | | Ì | | ! | 1 | 1 | | } | | } | | | All Binaries | 1 | 25 | 40 | ns | | 1 | i | | | | 8 | | Turn-Off Delay toff | 1 | | Ì | | } | ] | | ì | | ] | | | All Binaries | | 25 | 40 | ns | ļ | | ļ | l | | } | 8 | | Clock "1" Interval | 20 | | | ns | | 1 | i | 2.0V | | | | | Transfer Rate | 15 | 22 | | MHz | | İ | 1 | 1 | | | | | Shift Load Set-Up Time | | 20 | 30 | ns | Į. | | 1 | | | | | | Data Set-Up Time | | 7 | 15 | ns | | ĺ | | | | | | | | 1 | } | | 1 | 1 | } | | | | | | #### NOTES: - All voltage measurements are referenced to the ground terminal. Terminals not specifically referenced are left electrically open. - All measurements are taken with ground pin tied to zero volts. - 3. Positive current flow is defined as into the terminal referenced. - 4. Positive logic definition: - "UP" Level = "1", "DOWN" Level "0". - 5. Precautionary measures should be taken to ensure current - limiting in accordance with Absolute Maximum Rating should the isolation diodes become forward biased. - Output source current is supplied through a resistor to ground. - 7. Output sink current is supplied through a resistor to V<sub>CC</sub>. - 8. Refer to AC Test Figure. - 9. V<sub>CC</sub> = 5.25 volts. ### **SCHEMATIC DIAGRAM** ## **AC TEST FIGURES AND WAVEFORMS** TURN ON/OFF AND TRANSFER RATE NOTES: 1. ton/toff OUTPUTS vcc 100Ω LOAD RESET DC DD DS CLOCK MOMENTARILY PUSH TO START GND PULSE TYPICAL LOAD CIRCUIT 2. Transfer rate & min clock "1" GENERATOR level: check that binary outputs **≸** 51Ω are changing. FIGURE 1 **DATA SET-UP TIME** Load see Figure 1 above. CLOCK . DATA INPUT \*\* OR PARALLEL DATA INPUT RESET 100 Ω LOAD RELATED OUTPUT SHIFT $D_3$ PULSE NOTES: GENERATOR 1. Switch in position 1 to test serial data € 51Ω Input. 2. Switch in position 2 to test parallel data input. PULSE GENERATOR Adjust data input or parallel input delays 51Ω to test condition and verify output operation. FIGURE 2 ### AC TEST FIGURES AND WAVEFORMS (Cont'd) #### NOTES: - 1. All resistor values are in ohms. - 2. All capacitance values are in picofarads and include Jig and probe capacitance. Capacitance as measured on Boonton Electronic Corporation Model 75A-S8 Capacitance Bridge or equivalent. f = 1 MHz, $V_{AC}$ = mV rms. 3. All diodes are 1N916. #### TYPICAL APPLICATIONS