### DESCRIPTION The 82S180 and 82S181 are field programmable, which means that custom patterns are immediately available by following the fusing procedure given in this data sheet. The standard 82S180 and 82S181 are supplied with all outputs at logical low. Outputs are programmed to a logic high level at any specified address by fusing a Ni-Cr link matrix. These devices include on-chip decoding and 4 chip enable inputs for ease of memory expansion. They feature either open collector or tri-state outputs for optimization of word expansion in bused organizations. The 82S180 and 82S181 are available in both the commercial and military temperature ranges. For the commercial temperature range (0°C to +75°C) specify N82S180/181, F or N, and for the military temperature range (-55°C to +125°C) specify S82S180/181, F. ### **FEATURES** - Address access time: N82S180/181: 70ns max S82S180/181: 90ns max - Power dissipation: 85μW/bit typ - Input loading: - N82S180/181: -100μA max S82S180/181: -150μA max - On-chip address decoding - Output options: - 82S180: Open collector 82S181: Tri-state - No separate fusing pins - Unprogrammed outputs are low level - Fully TTL compatible ### **APPLICATIONS** - Prototyping/volume production - Sequential controllers - Microprogramming - Hardwired algorithms - Control store - Random logic - Code conversion ## PIN CONFIGURATION ### **BLOCK DIAGRAM** ### **ABSOLUTE MAXIMUM RATINGS** | | PARAMETER | RATING | UNIT | |-------------------------------|--------------------------------------------------------------|-------------------------|------| | Vcc | Supply voltage | +7 | Vdc | | VIN | Input voltage | +5.5 | Vdc | | V <sub>ОН</sub><br><b>V</b> O | Output voltage<br>High (82S180)<br>Off-state (82S181) | +5.5<br>+5.5 | Vdc | | TA | Temperature range<br>Operating<br>N82S180/181<br>S82S180/181 | 0 to +75<br>-55 to +125 | °C | | TstG | Storage | -65 to +150 | | DC ELECTRICAL CHARACTERISTICS N82S180/181: $0^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ +75 $^{\circ}$ C, 4.75V $\leq$ V<sub>CC</sub> $\leq$ 5.25V S82S180/181: $-55^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ +125 $^{\circ}$ C, 4.5V $\leq$ V<sub>CC</sub> $\leq$ 5.5V | | | | | N82S180/181 | | | S82S180/181 | | | |------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|------------------------|-----|------------------|------------------------|----------------------| | PARAMETER | | TEST CONDITIONS <sup>1</sup> | Min | Typ <sup>2</sup> | Max | Min | Typ <sup>2</sup> | Max | UNIT | | VIL<br>VIH<br>VIC | Input voltage<br>Low<br>High<br>Clamp | I <sub>IN</sub> = -18mA | 2.0 | -0.8 | .85<br>-1.2 | 2.0 | -0.8 | .80<br>-1.2 | V | | V <sub>OL</sub><br>V <sub>OH</sub> | Output voltage<br>Low<br>High (82S181) | $\frac{I_{OUT} = 9.6\text{mA}}{\overline{CE}_1 = \text{low}, \ I_{OUT} = -2\text{mA}, \ \overline{CE}_2 = \text{low},}$ $CE_2 = \text{high}, \ CE_4 = \text{high}, \ \text{high stored}$ | 2.4 | - | 0.45 | 2.4 | | 0.5 | <b>V</b> | | lıL<br>lıH | Input current<br>Low<br>High | V <sub>IN</sub> = 0.45V<br>V <sub>IN</sub> = 5.5V | | | -100<br>40 | | | -150<br>50 | μА | | IOLK<br>IO(OFF) | Output current<br>Leakage (82S180)<br>Hi-Z state (82S181)<br>Short circuit (82S181) | $\label{eq:center_constraints} \begin{split} \overline{CE}_1 &= \text{high, V}_{\text{OUT}} = 5.5\text{V, } \overline{CE}_2 = \text{high,} \\ & CE_3 = \text{low, CE}_4 = \text{low} \\ \overline{CE}_1 &= \text{high, V}_{\text{OUT}} = 0.5\text{V, } \overline{CE}_2 = \text{high,} \\ & CE_3 = \text{low, CE}_4 = \text{low} \\ \overline{CE}_1 &= \text{high, V}_{\text{OUT}} = 5.5\text{V, } \overline{CE}_2 = \text{high,} \\ & CE_3 = \text{low, CE}_4 = \text{low} \\ & V_{\text{OUT}} = 0\text{V} \end{split}$ | -20 | | 40<br>-40<br>40<br>-70 | -15 | * | 60<br>-60<br>60<br>-85 | μΑ<br>μΑ<br>μΑ<br>mA | | lcc | V <sub>CC</sub> supply current | | | 140 | 175 | | 140 | 185 | mA | | Cin<br>Cout | Capacitance<br>Input<br>Output | V <sub>CC</sub> = 5.0V<br>V <sub>IN</sub> = 2.0V<br>V <sub>OUT</sub> = 2.0V | | 5<br>8 | | | 5<br>8 | | pF | # AC ELECTRICAL CHARACTERISTICS $R_1 = 470\Omega$ , $R_2 = 1k\Omega$ , $C_L = 30pF$ N82S180/181: $0^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ +75 $^{\circ}$ C, 4.75V $\leq$ V<sub>CC</sub> $\leq$ 5.25V S82S180/181: $-55^{\circ}$ C $\leq T_{A} \leq +125^{\circ}$ C, 4.5V $\leq$ V<sub>CC</sub> 5.5V | PARAMETER | то | FROM | N | 82S180/ | 181 | S82S180/181 | | | UNIT | |-----------------|--------|--------------|----------|------------------|-----|-------------|------------------|-----|------| | PARAMETER | | PROM | Min | Typ <sup>2</sup> | Max | Min | Typ <sup>2</sup> | Max | UNII | | Access time | | | | | | | | | ns | | TAA | Output | Address | | 50 | 70 | | 50 | 90 | | | T <sub>CE</sub> | Output | Chip enable | | 20 | 40 | | 20 | 50 | | | Disable time | | | <u> </u> | 1 | | | | | ns | | T <sub>CD</sub> | Output | Chip disable | | 20 | 40 | | 20 | 50 | | ### NOTES <sup>1.</sup> Positive current is defined as into the terminal referenced. <sup>2.</sup> Typical values are at $V_{CC}$ = 5.0V, $T_A$ = +25°C. # **TEST LOAD CIRCUIT** # All inputs: $t_r = t_f = 5$ ns (10% to 90%) ### **VOLTAGE WAVEFORM** # PROGRAMMING SYSTEMS SPECIFICATIONS (Testing of these limits may cause programming of device.) TA = +25°C | | | | LIMITS | | | | | |----------------------------------|----------------------------------------------------------|-------------------------------------------------------------|------------|------------|------------|---------|--| | PARAMETER | | TEST CONDITIONS | Min | Тур | Max | UNIT | | | Vсср | Power supply voltage<br>To program¹ | I <sub>CCP</sub> = 375 ± 75mA,<br>Transient or steady state | 8.5 | 8.75 | 9.0 | V | | | Vcch<br>Vccl | Verify limit<br>Upper<br>Lower | <u>.</u> | 5.3<br>4.3 | 5.5<br>4.5 | 5.7<br>4.7 | V | | | Vs<br>ICCP | Verify threshold <sup>2</sup> Programming supply current | V <sub>CCP</sub> = +8.75 ± .25V | 1.4<br>300 | 1.5 | 1.6<br>450 | V<br>mA | | | VIH<br>VIL | Input voltage<br>High<br>Low | | 2.4<br>0 | 0.4 | 5.5<br>0.8 | ٧ | | | lin<br>lic | Input current<br>High<br>Low | V <sub>IH</sub> = +5.5V<br>V <sub>IL</sub> = +0.4V | | | 50<br>-500 | μΑ | | | Vout | Output programming voltage <sup>3</sup> | $I_{OUT} = 200 \pm 20$ mA,<br>Transient or steady state | 16.0 | 17.0 | 18.0 | V | | | lout | Output programming current | $V_{OUT} = +17 \pm 1V$ | 180 | 200 | 220 | mA | | | TR | Output pulse rise time | | 10 | | 50 | μs | | | tp | CE programming pulse width | | 0.3 | 0.4 | 0.5 | ms | | | to | Pulse sequence delay | | 10 | | | μs | | | TPR | Programming time | $V_{CC} = V_{CCP}$ | | | 12 | sec | | | TPSI | Initial programming pause | $V_{CC} = 0V$ | 6 | | | sec | | | T <sub>PR</sub> +T <sub>PS</sub> | Programming duty cycle4 | | | | 50 | % | | | FL | Fusing attempts per link | | | , | 2 | cycle | | ### NOTES - 1. Bypass $V_{CC}$ to GND with a $0.01 \mu F$ capacitor to reduce voltage spikes. - Vs is the sensing threshold of the PROM output voltage for a programmed bit. It normally constitutes the reference voltage applied to a comparator circuit to verify a successful fusing attempt. - 3. Care should be taken to insure the 17 ± 1V output voltage is maintained during the entire fusing cycle. - 4. Programming duty cycle is 50% after continuous programming at 100% duty cycle. - This is an updated method of programming and does not obsolete any programming systems presently being used. ### **PROGRAMMING PROCEDURE** - Terminate all device outputs with a 10kΩ resistor to V<sub>CC</sub>. Apply CE<sub>1</sub> = High, CE<sub>2</sub> = Low, CE<sub>3</sub> = High and CE<sub>4</sub> = High. - 2. Select the Address to be programmed, and raise V<sub>CC</sub> to V<sub>CCP</sub> = 8.75 ± .25V. - 3. After $10\mu$ s delay, apply $V_{OUT} = +17 \pm 1V$ to the output to be programmed. Program one output at the time. - After 10μs delay, pulse the CE<sub>1</sub> input to logic low for 0.3 to 0.5ms. - 5. After $10\mu$ s delay, remove +17V from the programmed output. - 6. To verify programming, after 10 µs delay, lower V<sub>CC</sub> to V<sub>CCH</sub> = +5.5 ± .2V, and apply a logic low level to the CE₁ input. The programmed output should remain in the high state. Again, lower V<sub>CC</sub> to V<sub>CCL</sub> = - $\pm 4.5 \pm .2V$ , and verify that the programmed output remains in the high state. - 7. Raise V<sub>CC</sub> to V<sub>CCP</sub> = 8.75 ± .25V, and repeat steps 3 through 6 to program other bits at the same address. - 8. After $10\mu$ s delay, repeat steps 2 through 7 to program all other address locations. ## TYPICAL PROGRAMMING SEQUENCE