# DATA SHEET

KS2501



#### OSD PROCESSOR

The KS2501 is used to display some characters or symbols on a screen of monitor. Basically, the operation is to control the internal memory on chip and generate the R,G,B signals for some characters or symbols. The R,G,B signals are synchronized with the horizontal sync. Then the R,G,B signals are mixed with the main video signal in the Video Amp IC. The font data for characters or symbols are stored in the internal ROM. This stored data are accessed and controlled by the control data from a micro controller. The control data are transmitted through the I<sup>2</sup>C bus. All timing control signals including the system clock are synchronized with the horizontal sync. Therefore there is a PLL circuitry on chip.

# 24-DIP-300

### **FEATURES**

- Built-in 1 Kbyte SRAM
- 464 ROM fonts (448 standard fonts + 16 Multi-color fonts)
- Full Screen Memory Architecture
- Wide range PLL available (15kHz ~ 120kHz)
- Programmable vertical height of character
- Programmable vertical and horizontal positioning
- · Character color selection up to 16 different colors
- Programmable background color (Up to 16 colors)
- Character blinking, bordering and shadowing
- Color blinking
- · Character scrolling
- Fade-in and fade-out
- Row to row spacing control
- Window outline and shadowing
- Box drawing
- Character sizing up to four times
- 8 PWM DAC channels with 8-bit resolution
- 96MHz pixel frequency from on-chip PLL

### ORDERING INFORMATION

| Device | Package    | Operating Temperature |
|--------|------------|-----------------------|
| KS2501 | 24-DIP-300 | 0 °C ~ 70 °C          |

### **BLOCK DIAGRAM**



Figure 1. Functional Block Diagram of KS2501

.



# **PIN CONFIGURATIONS**



Figure 2. Pin Configurations



# **PIN DESCRIPTION**

**Table 1. Pin Description** 

| Pin No | Pin Name         | Active | I/O | Description                                                                                                                                     |
|--------|------------------|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | V <sub>SSA</sub> | -      | -   | Ground (Analog Part)                                                                                                                            |
| 2      | VCO_IN           | -      | I   | This voltage is generated at the external loop filter and goes into the input stage of the VCO.                                                 |
| 3      | VREF1            | -      | I   | 1.26V DC Voltage from the Bandgap Reference. Connected to ground through a resistor to make internal reference current (Typical 10KΩ for 100μA) |
| 4      | VREF             | •      | I   | Bandgap Reference Voltage (Typical 1.26V)                                                                                                       |
| 5      | $V_{DDA}$        | -      | -   | +5V SUpply Voltage for Analog Part                                                                                                              |
| 6      | HFLB             | Low    | I   | Horizontal Flyback Signal                                                                                                                       |
| 7      | SDA              | -      | I/O | Serial Data (I <sup>2</sup> C)                                                                                                                  |
| 8      | SCL              | -      | I/O | Serial Clock (I <sup>2</sup> C)                                                                                                                 |
| 9      | PWM 0            | -      | 0   | PWM DAC 0 Output                                                                                                                                |
| 10     | PWM 1            | -      | 0   | PWM DAC 1 Output                                                                                                                                |
| 11     | PWM 2            | -      | 0   | PWM DAC 2 Output                                                                                                                                |
| 12     | PWM 3            | -      | 0   | PWM DAC 3 Output                                                                                                                                |
| 13     | PWM 4            | -      | 0   | PWM DAC 4 Output                                                                                                                                |
| 14     | PWM 5            | -      | 0   | PWM DAC 5 Output                                                                                                                                |
| 15     | PWM 6            | -      | 0   | PWM DAC 6 Output                                                                                                                                |
| 16     | PWM 7            | -      | 0   | PWM DAC 7 Output                                                                                                                                |
| 17     | VFLB             | Low    | I   | Vertical Flyback Signal                                                                                                                         |
| 18     | $V_{SS}$         | -      | -   | Ground for Digital Part                                                                                                                         |
| 19     | FBLK             | -      | 0   | Fast Blank Signal                                                                                                                               |
| 20     | B_OUT            | -      | 0   | Video Signal Output (B)                                                                                                                         |
| 21     | G_OUT            | -      | 0   | Video Signal Output (G)                                                                                                                         |
| 22     | R_OUT            | -      | 0   | Video Signal Output (R)                                                                                                                         |
| 23     | INT              | -      | 0   | Intensity Signal Output                                                                                                                         |
| 24     | $V_{DD}$         | -      | -   | +5V SUpply Voltage for Dogital Part                                                                                                             |



# **ABSOLUTE MAXIMUM RATINGS**

| Item                        | Symbol          | Value      | Unit |
|-----------------------------|-----------------|------------|------|
| Supply Voltage              | V <sub>DD</sub> | -0.3 ~ 7.0 | V    |
| Input Voltage               | V <sub>I</sub>  | -0.3 ~ 7.0 | V    |
| Power Dissipation           | P <sub>D</sub>  | 1200       | mW   |
| Operating Temperature Range | Topr            | -20 ~ 70   | °C   |
| Storage Temperature Range   | Tstg            | -40 ~ 125  | °C   |

NOTE: PKG Thermal Resistance: 64.2 °C/W

# **ELECTRICAL CHARACTERISTICS**

# DC ELECTRICAL CHARACTERISTICS

(Ta = 25 °C,  $V_{DDA} = V_{DD} = 5V$ )

**Table 2. DC Electrical Characteristics** 

| Parameter                                 | Symbol           | Min                | Тур  | Max                   | Unit |
|-------------------------------------------|------------------|--------------------|------|-----------------------|------|
| Supply Voltage                            | $V_{DD}$         | 4.75               | 5.00 | 5.25                  | V    |
| Supply Current<br>(No load on any output) | I <sub>DD</sub>  | -                  | -    | 25                    | mA   |
| In must Valta an                          | V <sub>IH</sub>  | 0.8V <sub>DD</sub> | -    | -                     | V    |
| Input Voltage                             | V <sub>IL</sub>  | -                  | -    | V <sub>SS</sub> + 0.4 | V    |
| Output Voltage                            | V <sub>OH</sub>  | 0.8V <sub>DD</sub> | -    | -                     | V    |
| (lout = 1mA)                              | V <sub>OL</sub>  | -                  | -    | V <sub>SS</sub> + 0.4 | V    |
| Input Leakage Current                     | I <sub>IL</sub>  | -10                | -    | 10                    | μΑ   |
| VCO Input Voltage                         | V <sub>VCO</sub> |                    | 2.5  |                       | V    |

# **OPERATION TIMINGS**

**Table 3. Operation Timings** 

| Parameter                                          | Symbol            | Min             | Тур           | Max | Unit |
|----------------------------------------------------|-------------------|-----------------|---------------|-----|------|
| Output Signal R/G/B_OUT, INT, FBLK                 | Ta = 25°C VDD     | A = VDD = 5V, C | CLOAD = 30pF) |     |      |
| Rise Time                                          | t <sub>R</sub>    | -               | -             | 6   | nsec |
| Fall Time                                          | t <sub>F</sub>    | -               | -             | 6   | nsec |
| Input Signal HFLB, VFLB                            |                   |                 |               |     |      |
| Horizontal Flyback Signal Frequency                | f <sub>HFLB</sub> | -               | -             | 120 | kHz  |
| Vertical Flyback Signal Frequency                  | f <sub>VFLB</sub> | -               | -             | 200 | Hz   |
| I <sup>2</sup> C Interface SDA, SCL(Refer to Figur | e 3)              |                 |               |     |      |
| SCL Clock Frequency                                | f <sub>SCL</sub>  | -               | -             | 300 | kHz  |
| Hold Time for start condition                      | t <sub>hs</sub>   | 500             | -             | -   | ns   |
| Set Up Time for stop condition                     | t <sub>sus</sub>  | 500             | -             | -   | ns   |
| Low Duration of clock                              | t <sub>low</sub>  | 400             | -             | -   | ns   |
| High Duration of clock                             | t <sub>high</sub> | 400             | -             | -   | ns   |
| Hold Time for data                                 | t <sub>hd</sub>   | 0               | -             | -   | ns   |
| Set Up Time for data                               | t <sub>sud</sub>  | 500             | -             | -   | ns   |
| Time between 2 access                              | t <sub>ss</sub>   | 500             | -             | -   | ns   |
| Fall Time of SDA                                   | t <sub>fSDA</sub> | -               | -             | 20  | ns   |
| Rise Time of both SCL and SDA                      | t <sub>rSDA</sub> | -               | -             | -   | ns   |



Figure 3. <sup>2</sup>C Bus Timing Diagram



#### FUNCTIONAL DESCRIPTION

#### Data Transmission to the KS2501

According to the I<sup>2</sup>C protocol, the KS2501 receives the data from a micro controller. The SDA line and the SCL line are shown in Figure 4. As shown in Figure 4, after the starting pulse, the slave address with R/WB bit and an acknowledge are transmitted in sequence, an internal register address of the KS2501 is followed. The first 8-bit byte is the upper 8bits of the register address. The lower 8bits of the register address are followed after the second acknowledge. There is a data transmission format and are two address bit patterns in the KS2501 as following.

#### **Data Transmission Format**

Row Address > Column Address > Data Byte N > Data Byte N+1 > Data Byte N+2 > ....

#### Address Bit Pattern for Display Registers Data

(a) Row Address Bit Pattern

R3 - R0: Valid Data for Row Address

| A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 |
|-----|-----|-----|-----|-----|-----|----|----|
| X   | Х   | Х   | Х   | R3  | R2  | R1 | R0 |

(b) Column Address Bit Pattern

C4 - C0: Valid Data for Column Address

| A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 |
|----|----|----|----|----|----|----|----|
| Χ  | Χ  | Х  | C4 | C3 | C2 | C1 | C0 |

After addressing, data bytes are followed as the above data transmission format. The Figure 4 and Figure5 describes the data transmission with the I<sup>2</sup>C bus protocol.



Figure 4. SDA line and SCL line (Write Operation)



Figure 5. SDA line and SCL line (Read Operation)



#### **Memory Map**

The display RAM is addressed with the row and column number in sequence. The display RAM consists of four register groups: Character & Attribute Registers, Row Attribute Registers, Frame Control Registers and PWM Control Registers. As the display area in a monitor screen is 30 columns by 15 rows, the related Character & Attribute Registers are also 30 columns by 15 rows. Each register contains a character address and an attribute corresponding to display location on a monitor screen. And one register is composed of 16 bits. The lower 9 bits select characters out of 464 ROM fonts. The upper 7 bits are assigned to give a character attribute to a selected font. Row Attribute Registers occupy the 31th column of Display RAM and provide the row attribute of a blank mode, raster color, raster color intensity, character color intensity, horizontal character size, vertical character size. Frame Control Registers and PWM Control Registers are located at the 16th row.



Figure 6. Memory Map Of Display Registers



# **REGISTERS**

#### **REGISTER SET**

# ¡B Character & Attribute Registers: Row00~14, Column00~29

| F    | E    | D      | C      | В      | A   | 9     | 8  | 7  | 6     | 5      | 4      | 3       | 2     | 1  | 0  |
|------|------|--------|--------|--------|-----|-------|----|----|-------|--------|--------|---------|-------|----|----|
| BINV | BOX1 | вохо   | В      | G      | R   | Blink | C8 | C7 | C6    | C5     | C4     | С3      | C2    | C1 | C0 |
| •    |      | Charac | ter At | tribut | e — |       | -  |    | — Cha | racter | Code ( | 464 Fon | ts) — |    | -  |

# ¡B Row Attribute Registers: Row00~14, Column30

| F | E | D | С    | В    | A    | 9            | 8      | 7  | 6              | 5     | 4          | 3      | 2       | 1   | 0   |
|---|---|---|------|------|------|--------------|--------|----|----------------|-------|------------|--------|---------|-----|-----|
| - | - | - | CBli | BOXE | BORD | SHA          | RB     | RG | RR             | BINT  | CINT       | HZ1    | HZ0     | VZ1 | VZ0 |
|   |   |   |      |      |      | <b>←</b> Ras | ter Co | or | <b>≺</b> Inter | sity- | <b>-</b> C | haract | er Size | · — |     |

# ¡B Frame Control Registers-0: Row15, Column00

| F | E   | D    | С    | В    | A  | 9    | 8    | 7 | 6     | 5  | 4    | 3    | 2    | 1    | 0    |
|---|-----|------|------|------|----|------|------|---|-------|----|------|------|------|------|------|
| - | Fde | FdeT | VPOL | HPOL | WC | WBOR | WSHA | - | Erase | EN | Scrl | ScrT | Bli1 | Bli0 | BliT |

# ; B Frame Control Registers-1: Row15, Column01

| <br>F | E   | D    | С   | В     | Α       | 9    | 8    | 7    | 6 | 5   | 4     | 3       | 2       | 1      | 0   |
|-------|-----|------|-----|-------|---------|------|------|------|---|-----|-------|---------|---------|--------|-----|
| CP1   | CP0 | Fpll | HF2 | HF1   | HF0     | dot1 | dot0 | FBLK | 1 | CH5 | CH4   | СНЗ     | CH2     | CH1    | CH0 |
|       | _   | -    |     | PLL ( | Control |      |      |      |   | -   | Chara | cter He | ight Co | ontrol | -   |

# ¡B Frame Control Registers-2 : Row15, Column02

| F   | E   | D      | C      | В      | A       | 9   | 8   | 7   | 6   | 5     | 4      | 3       | 2      | 1   | 0       |
|-----|-----|--------|--------|--------|---------|-----|-----|-----|-----|-------|--------|---------|--------|-----|---------|
| HP7 | HP6 | HP5    | HP4    | HP3    | HP2     | HP1 | HP0 | VP7 | VP6 | VP5   | VP4    | VP3     | VP2    | VP1 | VP0     |
| •   |     | Horizo | ntal S | tart P | ositior | · — | -   | •   |     | Verti | cal St | art Pos | sition |     | <b></b> |

# ¡B Frame Control Registers-3: Row15, Column03

| F        | E                                                                                               | D   | С   | В   | A   | 9   | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|-------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|------|------|------|------|------|------|------|------|------|
| RS2      | RS1                                                                                             | RS0 | RSB | RSG | RSR | RSI | STR3 | STR2 | STR1 | STR0 | STC4 | STC3 | STC2 | STC1 | STC0 |
| <b>←</b> | → Row Space → → Row Space Color → → Window Start Position → → → → → → → → → → → → → → → → → → → |     |     |     |     |     |      |      |      |      |      |      |      |      |      |

# ¡ß Frame Control Registers-4: Row15, Column04



# ¡B PWM Registers: Row15, Column05~08

| F                 | E | D | С | В | A | 9 | 8   | 7   | 6      | 5      | 4    | 3 | 2 | 1 | 0   |
|-------------------|---|---|---|---|---|---|-----|-----|--------|--------|------|---|---|---|-----|
| MSB               |   |   |   |   |   |   | LSB | MSB |        |        |      |   |   |   | LSB |
| Channel 2/4/6/8 → |   |   |   |   |   | - |     |     | hannel | 1/3/5/ | 77 — |   | - |   |     |



# **REGISTER DESCRIPTION**

**Table 4. Register Description** 

| Registers                                                           | Bits                         | Description                                                                                                                                                                                                                                                            |  |  |  |  |  |
|---------------------------------------------------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Character & Attribute<br>Registers (Row 00 ~ 14,<br>Column 00 ~ 29) | BINV<br>(Bit F)              | Box Inversion.  The box drawing activated by the bit E and D is changed to white box from black and conversely.                                                                                                                                                        |  |  |  |  |  |
|                                                                     | BOX 1,<br>BOX0<br>(Bit E, D) | Character Box Drawing. The combinations of this two bits generate four different box drawing modes as following. The following example is the case that box dawing is activated with the font 'A'.                                                                     |  |  |  |  |  |
|                                                                     |                              | BOX0<br>BOX1 0 1                                                                                                                                                                                                                                                       |  |  |  |  |  |
|                                                                     |                              | 0 BOX OFF                                                                                                                                                                                                                                                              |  |  |  |  |  |
|                                                                     |                              | 1 <b>A A</b>                                                                                                                                                                                                                                                           |  |  |  |  |  |
|                                                                     |                              | * Bit F ~ D (RB/RG/RR) is also used for raster color by setting the 'BOXE' bit low. Raster color of a font is determined by this bits if the 'BOXE' bit is low. Priority of raster color selected here is higher than that of row attribute.                           |  |  |  |  |  |
|                                                                     | B, G, R<br>(Bit C~A)         | Character Color is determined by these bits. 8 colors can be selected and the color intensity of a character is given by 'CINT' bit of Row Attribute Regisers. So you can select up to 16 colors. If a multi-color font is selected, this bits must be set to all 0's. |  |  |  |  |  |
|                                                                     | Blink                        | Character Blinking.  Set this bit to activate the blinking effect. The blinking period is set by the 'Bli T' bit and the duty is selected by the 'Bli 0' and 'Bli 1' bits.                                                                                             |  |  |  |  |  |
|                                                                     | C8~C0                        | Character Code Address of 464 ROM Fonts.                                                                                                                                                                                                                               |  |  |  |  |  |



**Table 4. Register Description (Continued)** 

| Registers                                                                                                                                                                                                                                    | Bits                    | Description                                                                                                                                                                                     |                                                                                                                                                   |                                    |           |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----------|--|--|--|
| Row Attribute Registers<br>(Row 00 ~ 14, Column 30)                                                                                                                                                                                          | VZ1, VZ0<br>(Bit 1, 0)  | Vertical Character Size Control.  Vertical character size is determined by the combinations of this two bits as following table.                                                                |                                                                                                                                                   |                                    |           |  |  |  |
|                                                                                                                                                                                                                                              |                         | VZ1 VZ0 Vertical Character Size                                                                                                                                                                 |                                                                                                                                                   |                                    |           |  |  |  |
|                                                                                                                                                                                                                                              |                         | 0                                                                                                                                                                                               | 0                                                                                                                                                 | 1X                                 |           |  |  |  |
|                                                                                                                                                                                                                                              |                         | 0                                                                                                                                                                                               | 1                                                                                                                                                 | 2X                                 |           |  |  |  |
|                                                                                                                                                                                                                                              |                         | 1                                                                                                                                                                                               | 0                                                                                                                                                 | 3X                                 |           |  |  |  |
|                                                                                                                                                                                                                                              |                         | 1                                                                                                                                                                                               | 1                                                                                                                                                 | 4X                                 |           |  |  |  |
|                                                                                                                                                                                                                                              | HZ1, HZ0<br>(Bit 3, 2)  | Horizontal C<br>The horizon<br>this two bits                                                                                                                                                    | tal characte                                                                                                                                      | r size is determined by the combin | ations of |  |  |  |
|                                                                                                                                                                                                                                              |                         | HZ1                                                                                                                                                                                             | HZ0                                                                                                                                               | Horizontal Character Size          |           |  |  |  |
|                                                                                                                                                                                                                                              |                         | 0                                                                                                                                                                                               | 0                                                                                                                                                 | 1X                                 |           |  |  |  |
|                                                                                                                                                                                                                                              |                         | 0                                                                                                                                                                                               | 1                                                                                                                                                 | 2X                                 |           |  |  |  |
|                                                                                                                                                                                                                                              |                         | 1                                                                                                                                                                                               | 0                                                                                                                                                 | 3X                                 |           |  |  |  |
|                                                                                                                                                                                                                                              |                         | 1                                                                                                                                                                                               | 1                                                                                                                                                 | 4X                                 |           |  |  |  |
|                                                                                                                                                                                                                                              | CINT<br>(Bit 4)         | Character Color Intensity. If this bit is set, the color intensity of characters in the same row is high.                                                                                       |                                                                                                                                                   |                                    |           |  |  |  |
|                                                                                                                                                                                                                                              | RINT<br>(Bit 5)         | Raster Color Intensity. If this bit is set, the color intensity of rasters in the same row is high                                                                                              |                                                                                                                                                   |                                    |           |  |  |  |
|                                                                                                                                                                                                                                              | RB, RG, RR<br>(Bit 8~6) | Raster Color is determined by these bits. 8 colors can be selected and the color intensity of a character is given by 'RINT' bit of Row Attribute Registers. So you can select up to 16 colors. |                                                                                                                                                   |                                    |           |  |  |  |
|                                                                                                                                                                                                                                              | SHA                     | Character Shadowing. Set this bit to activate characters shadowing                                                                                                                              |                                                                                                                                                   |                                    |           |  |  |  |
|                                                                                                                                                                                                                                              | BORD                    | et this bit to activate characters sha                                                                                                                                                          | adowing.                                                                                                                                          |                                    |           |  |  |  |
|                                                                                                                                                                                                                                              | BOXE<br>(Bit B)         | used for the<br>Otherwise,th<br>the raster co                                                                                                                                                   | n the Character & Attribute Registong function.  End for raster color of a font. Even the second is given by Bit 8-6 in the row attribute region. | nough<br>oute reg                  |           |  |  |  |
| Row Attribute Registers (Row 00 ~ 14, Column 30)  CBli (Bit B)  Color Blink Enable.  If this bit is high, color blinking effect is activate to repeat color inversion between character ar Color blinking time and the duty is controlled by |                         |                                                                                                                                                                                                 |                                                                                                                                                   |                                    |           |  |  |  |

**Table 4. Register Description (Continued)** 

| Registers                    | Bits                       | Description                                                                                                                                                                 |       |               |  |  |  |
|------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------|--|--|--|
|                              | Bit D-F                    | Reserved                                                                                                                                                                    |       |               |  |  |  |
| Frame Control<br>Registers-0 | Bli T<br>(Bit 0)           | Blink Time Control.  If this bit is high, the blink time is 0.5 sec. Otherwise, 1 sec.                                                                                      |       |               |  |  |  |
| (Row 15, Column 00)          | Bli 1, Bli 0<br>(Bit 2, 1) | Blinking Duty Control. The blinking duty is controlled by the combination of this two bits as following.                                                                    |       |               |  |  |  |
|                              |                            | Bli 1                                                                                                                                                                       | Bli 0 | Blinking Duty |  |  |  |
|                              |                            | 0                                                                                                                                                                           | 0     | Blink Off     |  |  |  |
|                              |                            | 0                                                                                                                                                                           | 1     | Duty 25%      |  |  |  |
|                              |                            | 1                                                                                                                                                                           | 0     | Duty 50%      |  |  |  |
|                              |                            | 1                                                                                                                                                                           | 1     | Duty 75%      |  |  |  |
|                              | ScrT<br>(Bit 3)            | Scroll Time Control.  If this bit is high, the scroll time is 0.5 sec. Otherwise, 1 sec.                                                                                    |       |               |  |  |  |
|                              | Scrl<br>(Bit 4)            | Scroll Enable. The scroll display is activated by setting this bit high.                                                                                                    |       |               |  |  |  |
|                              | EN<br>(Bit 5)              | OSD Enable. The character display is controlled by this bit. If this bit is high, OSD is enable. Otherwise, disable.  RAM Erasing. RAM data are erased by setting this bit. |       |               |  |  |  |
|                              | Erase<br>(Bit 6)           |                                                                                                                                                                             |       |               |  |  |  |
|                              | WSHA<br>(Bit 8)            | Window Shadowing. Set this bit to activate window shadowing.                                                                                                                |       |               |  |  |  |
|                              | WBOR<br>(Bit 9)            | Window Bordering. Set this bit to activate window bordering.                                                                                                                |       |               |  |  |  |
|                              | WC<br>(Bit A)              | White/black selection of window border and shadow.  If this bit is high, the color of window border and shadow is white.  Otherwise, black.                                 |       |               |  |  |  |
|                              | HPOL<br>(Bit B)            | Polarity of Horizontal Fly Back Signal. Positive 1, Negative 0                                                                                                              |       |               |  |  |  |
|                              | VPOL<br>(Bit C)            | Polarity of Vertical Fly Back Signal. Positive 1, Negative 0                                                                                                                |       |               |  |  |  |
|                              | FdeT<br>(Bit D)            | Fade-in and fade-out Time Control.  If this bit is high, the time is 0.5 sec. Otherwise, 1 sec.                                                                             |       |               |  |  |  |
|                              | Fde<br>(Bit E)             | Fade-in and fade-out Enable. The fade-in and fade-out effect is activated by setting this bit high.                                                                         |       |               |  |  |  |
|                              | Bit F                      | Reserved.                                                                                                                                                                   |       |               |  |  |  |



**Table 4. Register Description (Continued)** 

| Registers                                           | Bits                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Description                                                                                                                                                                                                                                                               |            |            |                                 |  |  |  |
|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|---------------------------------|--|--|--|
| Frame Control<br>Registers-1<br>(Row 15, Column 01) | CH 5~CH 0 (Bit 5~0)  Character Height Control.  The vertical character size is determined by the bit 'VZ1' and 'This six bits are available to get a proper character height by setting a binary value. According to the value made by this six the character height is determined.  If the value is 32, the number of vertical pixel of character fon 32. Eventually, the character height is expanded from 18 to 63. The binary vlaue must be greater than 18. |                                                                                                                                                                                                                                                                           |            |            |                                 |  |  |  |
|                                                     | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Reserved                                                                                                                                                                                                                                                                  |            |            |                                 |  |  |  |
|                                                     | FBLK  dot 1, dot 0                                                                                                                                                                                                                                                                                                                                                                                                                                               | It determines the configuration of FBLK output pin. When it is clear, FBLK pin outputs high during displaying characters or rasters. Otherwise, FBLK pin outputs high only during displaying characters.  This two bits determine the number of dots per horizontal line. |            |            |                                 |  |  |  |
|                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Refer to fo                                                                                                                                                                                                                                                               | llowing ta | abie.      |                                 |  |  |  |
|                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | dot 1                                                                                                                                                                                                                                                                     | dot        | t <b>0</b> | No. of Dots                     |  |  |  |
|                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                         | 0          |            | 320 dots/line                   |  |  |  |
|                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                         | 1          |            | 480 dots/line                   |  |  |  |
|                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                         | 0          | 1          | 640 dots/line                   |  |  |  |
|                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                         | 1          |            | 800 dots/line                   |  |  |  |
|                                                     | HF 2~HF 0                                                                                                                                                                                                                                                                                                                                                                                                                                                        | The horizontal frequency information is transferred by this two last following tables.                                                                                                                                                                                    |            |            |                                 |  |  |  |
|                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | HF2                                                                                                                                                                                                                                                                       | HF1        | HF0        | Hf Information                  |  |  |  |
|                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                         | 0          | 0          | 15 kHz < Hf < 20 kHz            |  |  |  |
|                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                         | 0          | 1          | 20 kHz ≤ Hf <35 kHz             |  |  |  |
|                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                         | 1          | 0          | 35 kHz ≤ Hf < 50 kHz            |  |  |  |
|                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                         | 1          | 1          | 50 kHz ≤ Hf < 65 kHz            |  |  |  |
|                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                         | 0          | 0          | 65 kHz ≤ Hf <80 kHz             |  |  |  |
|                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                         | 0          | 1          | 80 kHz ≤ Hf < 95 kHz            |  |  |  |
|                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                         | 1          | 0          | 95 kHz ≤ Hf < 110 kHz           |  |  |  |
|                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                         | 1          | 1          | 110 kHz ≤ Hf < 120 kHz          |  |  |  |
|                                                     | FPLL                                                                                                                                                                                                                                                                                                                                                                                                                                                             | If this bit is range (4MI                                                                                                                                                                                                                                                 | •          |            | ock of OSD_PLL operates on full |  |  |  |



**Table 4. Register Description (Continued)** 

| Registers                                                                                                              | Bits                                                                                                                                                         | Description                                                                                                                            |                     |        |  |  |  |
|------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------|--|--|--|
| Frame Control Register-1                                                                                               | CP 1, CP 0                                                                                                                                                   | This bit controls charge pump output current.                                                                                          |                     |        |  |  |  |
| (Row 15, Column 01)                                                                                                    |                                                                                                                                                              | CP 1                                                                                                                                   | Charge Pump Current |        |  |  |  |
|                                                                                                                        |                                                                                                                                                              | 0                                                                                                                                      | 0                   | 0.5mA  |  |  |  |
|                                                                                                                        |                                                                                                                                                              | 0                                                                                                                                      | 1                   | 0.75mA |  |  |  |
|                                                                                                                        |                                                                                                                                                              | 1                                                                                                                                      | 0                   | 1.0mA  |  |  |  |
|                                                                                                                        |                                                                                                                                                              | 1                                                                                                                                      | 1                   | 1.25mA |  |  |  |
| Frame Control Register-2<br>(Row 15, Column 02)                                                                        | ontrol.<br>neight from the V-sync reference edge.                                                                                                            |                                                                                                                                        |                     |        |  |  |  |
|                                                                                                                        | HP 7~HP 0 Horizontal Start Position Control.  It means the horizontal display delay from the H-sync edge to the 1'st pixel position of characters. ( = HP (7 |                                                                                                                                        |                     |        |  |  |  |
| Frame Control Register-3 (Row 15, Column 02)                                                                           | STC 4~ STC 0                                                                                                                                                 | Window Start Column Position. It means the column address that window starts from.                                                     |                     |        |  |  |  |
|                                                                                                                        | STR 3~STR 0                                                                                                                                                  | Window Start Row Position. It means the row address that window starts from.                                                           |                     |        |  |  |  |
|                                                                                                                        | RSI                                                                                                                                                          | Row Space                                                                                                                              | Color Intensi       | ty.    |  |  |  |
|                                                                                                                        | RSR, RSG,<br>RSB                                                                                                                                             | Row Space Color Attribute.                                                                                                             |                     |        |  |  |  |
|                                                                                                                        | RS 2~RS 0                                                                                                                                                    | Row Space. It means the line number between a character row and the new The defaut value is 0. (line number for spacing = RS (2:0) × 1 |                     |        |  |  |  |
| Frame Control<br>Registers-4                                                                                           | SPC 4~STP<br>0                                                                                                                                               | Window Stop Column Position. It means the column address that window stops on.                                                         |                     |        |  |  |  |
| (Row 15, Column 04)                                                                                                    | STR 3~STR<br>0                                                                                                                                               | Window Stop Row Position. It means the row address that window stops on.                                                               |                     |        |  |  |  |
|                                                                                                                        | VW 1, 0                                                                                                                                                      | Vertical width of window shadowing.                                                                                                    |                     |        |  |  |  |
|                                                                                                                        | HW 1, 0                                                                                                                                                      | Horizontal width of window shadowing.                                                                                                  |                     |        |  |  |  |
|                                                                                                                        | BW 1, 0                                                                                                                                                      | Width of window bordering.                                                                                                             |                     |        |  |  |  |
| PWM Registers (Row 15, Column 05-08)  Bit 7~0 This 8-bit value decides the output duty cycle and wave PWM for channel. |                                                                                                                                                              |                                                                                                                                        |                     |        |  |  |  |
|                                                                                                                        | Bit F~8                                                                                                                                                      | for channel 2                                                                                                                          | 2/4/6/8.            |        |  |  |  |



### **ROM Fonts**

KS2501 is able to supply 464 ROM fonts for describing an OSD icon. So a multi-language OSD icon can be generated. 448 fonts of 464 ROM fonts are standard fonts and 16 fonts are multi-color fonts as following figure. The standard font \$1BF is reserved for blank data and \$000 reserved for full-filled font. Each multi-color font consists of 4-color attribute ROM fonts as following figure.



Figure 7. 4-Color Attribute Rom Fonts



# Window, Window Shadowing and bordering



#### Scroll

The scrolling function is to display or erase a character slowly from the top line to the bottom. The scrolling time is controlled by 'ScrT'bit of the frame control registers. If 'ScrT' bit is high, then the time is 0.5 sec. Otherwise, 1 sec.



#### **Character Height Control**

Two examples of the height-controlled character are shown in the following figure. The height control is performed by repeating some lines. The repeating line-number comes from the equation below.

```
[# of the repeating lines = 2 + N \times M], where N = 1, 2, 3,... and M = round {14 \div (CH[5:0]-18)}.
```

If the M value is less than or equal to 1, all the lines of the standard font are repeated once or more. This is described as following.

(1) If CH (5:0) is greater than 32, and less than or equal to 46 (32 < CH[5:0]  $\leq$  46), then all lines are repeated once or twice. The lines repeated twice are selected by the following equation. [# of the repeating lines =  $2 + N \times M$ ], where N = 1, 2, 3,... and M = round {14÷(CH[5:0]-32)}.

(2) If CH (5:0) is greater than 46, and less than or equal to 60 (46 <  $CH[5:0] \le 60$ ),

then all lines are repeated twice or three times. The lines repeated three times are selected by the following equation.

```
[# of the repeating lines = 2 + N \times M], where N = 1, 2, 3,... and M = round {14 \div (CH[5:0]-46)}.
```

(3) If CH (5:0) is greater than 60, and less than or equal to 64 (60 < CH[5:0]  $\leq$  64),

then all lines are repeated three or four times. The lines repeated four times are selected by the following equation.

```
[# of the repeating lines = 2 + N \times M], where N = 1, 2, 3,... and M = round {14 \div (CH[5:0]-60)}.
```

The repeating line-number is limited to 16.



# **PWM OUTPUT**



The frequency of PWM signal (fPWM) is dependent on the horizontal flyback signal frequency and horizontal mode (320dots/line, ...) as shown in the following table.

| Horizontal Mode      | 320 dots/line<br>(fрwм) | 480 dots/line<br>(fрwм) | 640 dots/line<br>(fрwм) | 800 dots/line<br>(fpwm) |
|----------------------|-------------------------|-------------------------|-------------------------|-------------------------|
| 15kHz < Hf < 20kHz   |                         |                         | (640/256) * Hf          | (800/256) * Hf          |
| 20kHz < Hf < 35kHz   |                         | (480/256) * Hf          |                         |                         |
| 35kHz < Hf < 50kHz   | (320/256) * Hf          |                         | (640/256) * (Hf/2)      | (800/256) * (Hf/2)      |
| 50kHz < Hf < 65kHz   |                         | (480/256) * (Hf/2)      |                         |                         |
| 65kHz < Hf < 80kHz   |                         |                         |                         |                         |
| 80kHz < Hf < 95kHz   |                         |                         | (640/256) * (Hf/4)      | (800/256) * (Hf/4)      |
| 95kHz < Hf < 110kHz  | (320/256) * (Hf/2)      |                         |                         | (333,233) (111,1)       |
| 110kHz < Hf < 120kHz |                         |                         |                         |                         |

### FRAME CONTROL & TIMING

Figure 8 shows the composition of display frame with the OSD characters.



Figure 8. Frame Composition with the OSD Characters

You can determine the dot frequency by the equation of H freq. x the number of horizontal resolution. And the number of horizontal resolution is determined by the bit9 - 8 (dot 1, dot 0) of the frame Control registers-1. If dot  $0 = 0^{\circ}$ , dot  $1 = 0^{\circ}$ , then the dot frequency is calculated by the equation of H freq.  $\times$  320. If the H freq. = 15kHz, then the dot frequency is 15kHz  $\times$  320 = 4.8MHz.

If dot 0 = "1", dot 1 = "1" and the horizontal frequency is 120kHz, then the dot frequency is  $120kHz \times 800 = 96MHz$ . 96MHz is the maximum clock frequency in this processor.



### **ROM FONTS**















# **APPLICATION CIRCUIT**

