

# M5482

## LED DISPLAY DRIVER

- 2 DIGIT LED DRIVER (15 SEGMENTS)
- CURRENT GENERATOR OUTPUTS (NO RESISTOR REQUIRED)
- CONTINUOUS BRIGHTNESS CONTROL
- SERIAL DATA INPUT
- WIDE SUPPLY VOLTAGE OPERATION
- TTL COMPATIBILITY

#### Application examples:

- MICROPROCESSOR DISPLAYS
- INDUSTRIAL CONTROL INDICATOR
- RELAY DRIVER
- INSTRUMENTATION READOUTS

The M5482 is a monolithic MOS integrated circuit produced with an N-channel silicon gate

technology. It utilizes the M5450 die packaged in a 20-pin plastic package copper frame, making it ideal for a 2-digit display. A single pin controls the LED display brightness by setting a reference current through a variable resistor connected either to  $V_{DD}$  or to a separate supply of 13.2V maximum.



#### ABSOLUTE MAXIMUM RATINGS

| VDD                  | Supply voltage                  | -0.3 to 15 | v      |
|----------------------|---------------------------------|------------|--------|
| V <sub>1</sub>       | Input voltage                   | -0.3 to 15 | V      |
| V <sub>O (off)</sub> | Off state output voltage        | 15         | V      |
| lo                   | Output sink current             | 40         | mA     |
| P <sub>tot</sub>     | Total package power dissipation | at 25°C    | 1.5W   |
|                      |                                 | at 85°C    | 800 mW |
| Τ <sub>i</sub>       | Junction temperature            | 150        | °C     |
| Τ <sub>ορ</sub>      | Operating temperature range     | -25 to 85  | °C     |
| T <sub>stg</sub>     | Storage temperature range       | -65 to 150 | °C     |

Stresses above those listed under "Absolute Maximum Ratings" may causes permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## CONNECTION DIAGRAM



**BLOCK DIAGRAM** 



Fig. 1



| STATIC ELECTRICAL CHARACTERISTICS                  | ់ (T <sub>amb</sub> | within op | erating rai | nge, V | / <sub>DD</sub> = | 4.75V to |
|----------------------------------------------------|---------------------|-----------|-------------|--------|-------------------|----------|
| 13.2V, $V_{SS} = 0V$ , unless otherwise specified) |                     |           |             |        |                   |          |

|                     | Parameter                                                    | Test conditions                                                                                                                 | Min.                              | Тур.      | Max.                                      | Unit                 |
|---------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------|-------------------------------------------|----------------------|
| V <sub>DD</sub>     | Supply Voltage                                               |                                                                                                                                 | 4.75                              |           | 13.2                                      | v                    |
| IDD                 | Supply Current                                               | V <sub>DD</sub> = 13.2V                                                                                                         |                                   |           | 7                                         | mA                   |
| Vi                  | Input Voltages<br>Logical "O" Level<br>Logical "1" Level     | ± 10 μA Input Bias<br>4.75 ≤ V <sub>DD</sub> ≤ 5.25<br>V <sub>DD</sub> > 5:25                                                   | -0.3<br>2.2<br>V <sub>DD</sub> -2 |           | 0.8<br>V <sub>DD</sub><br>V <sub>DD</sub> | v<br>v<br>v          |
| IB                  | Brightness Input Current<br>(note 2)                         |                                                                                                                                 | 0                                 |           | 0.75                                      | mA                   |
| VB                  | Brightness Input<br>Voltage (pin 9)                          | Input Current = 750 μA                                                                                                          | 3                                 |           | 4.3                                       | V                    |
| V <sub>O(off)</sub> | Off State Output Voltage                                     |                                                                                                                                 |                                   |           | 13.2                                      | V                    |
| 10                  | Output Sink Current<br>(note 3)<br>Segment OFF<br>Segment ON | $V_O = 3V$<br>$V_O = 1V$ (note 4)<br>Brightness In. = 0 $\mu$ A<br>Brightness In. = 100 $\mu$ A<br>Brightness In. = 750 $\mu$ A | 0<br>2<br>12                      | 2.7<br>15 | 10<br>10<br>4<br>25                       | μA<br>μA<br>mA<br>mA |
| fclock              | Input Clock Frequency                                        |                                                                                                                                 | 0                                 |           | 0.5                                       | MHz                  |
| 1 <sub>0</sub>      | Output Matching (note 1)                                     | 1                                                                                                                               |                                   | t         | ± 20                                      | %                    |

Notes: 1. Output matching is calculated as the percent variation from  $I_{MAX} + I_{MIN}/2$ .

2. With a fixed resistor on the brightness input some variation in brightness will occur from one device to another.

3. Absolute maximum for each output should be limited to 40 mA.

4. The  $V_O$  voltage should be regulated by the user.

#### FUNCTIONAL DESCRIPTION

The M5482 uses the M5451 die which is packaged to operate 2-digit alphanumeric displays with minimal interface with the display and the data source. Serial data transfer from the data source to the display driver is accomplished with 2 signals, serial data and clock. Using a format of a leading "1" followed by the 35 data bits allows data transfer without an additional load signal.

The 35 data bits are latched after the 36th bit is complete, thus providing non--multiplexed, direct drive to the display. Outputs change only if the serial data bits differ from the previous time. Display brightness is determined by control of the output current for LED displays. A 1nF capacitor should be connected to brightness control, pin 9, to prevent possible oscillations.

A block diagram is shown in figure 1. The output current is typically 20 times greater than the current into pin 9, which is set by an external variable resistor.

There is an internal limiting resistor of 400 $\Omega$  nominal value.



### FUNCTIONAL DESCRIPTION (continued)

Figure 2 shows the input data format. A start bit of logical "1" precedes the 35 bits of data. At the 36th clock a LOAD signal is generated synchronously with the high state of the clock, which loads the 35 bits of the shift registers into the latches.

At the low state of the clock a RESET signal is generated which clears all the shift registers for the next set of data. The shift registers are static master slave configurations. There is no clear for the master portion of the first shift register, thus allowing continuous operation.

There must be a complete set of 36 clocks or the shift registers will not clear.

When power is first applied to the chip an internal power ON reset signal is generated which resets all registers and all latches. The START bit and the first clock return the chip to its normal operation.

Figure 3 shows the timing relationships between Data and Clock. A maximum clock frequency of 0.5 MHz is assumed.

Figure 4 shows the Output Data Format for the M5482. Because it uses only 15 of the possible 35 outputs, 20 of the bits are "Don't Cares".

For applications where a lesser number of outputs are used it is possible to either increase the current per output or operate the part at higher than  $1V V_{OUT}$ . The following equation can be used for calculations.

 $T_i \equiv [(V_{OUT}) (I_{LED}) (No. of segments) + V_{DD} \cdot 7 mA] (80 °C/W) + T_{amb}$ 

where:

 $T_i$  = junction temperature (150°C max)  $V_{OUT}$  = the voltage at the LED driver outputs  $I_{LED}$  = the LED current 80°C/W = thermal coefficient of the package  $T_{amb}$  = ambient temperature





#### Fig. 4 - Serial Data Bus/Outputs Correspondence

| 5451 | 35 | 3 | 4 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | START |
|------|----|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|-------|
| 5482 | 15 | > | ¢ | ×  | x  | ×  | 14 | 13 | ×  | ×  | ×  | x  | 12 | 11 | 10 | 9  | x  | x  | х  | х  | 8  | 7  | 6  | 5  | х  | x  | x  | х | 4 | 3 | 2 | 1 | х | х | х | x | START |

## TYPICAL APPLICATION

BASIC electronically tuned TV system



## POWER DISSIPATION OF THE IC

The power dissipation of the IC can be limited using different configurations.

a)



In this application R must be chosen taking into account the worst operating conditions. R is determined by the maximum number of segments activated.

$$R = \frac{V_{\rm C} - V_{\rm D MAX} - V_{\rm O MIN}}{N_{\rm MAX} \cdot I_{\rm D}}$$

The worst case condition for the device is when roughly half of the maximum number of segments are activated.

It must be checked that the total power dissipation does not exceed the absolute maximum ratings of the device.

In critical cases more resistors can be used in conjunction with groups of segments. In this case the current variation in the single resistor is reduced and  $P_{tot}$  limited.

b)



In this configuration the drop on the serial connected diodes is quite stable if the diodes are properly chosen.

The total power dissipation of the IC is, in first approximation, depending only on the number of segments activated.

c)



In this configuration  $V_{OUT} + V_D$  is constant. The total power dissipation of the IC depends only on the number of segments activated.

