

# 256 BIT (16 × 16) SERIAL NMOS EEPROM

- SINGLE SUPPLY READ/WRITE/ERASE OPERATIONS (5V ± 10%)
- TTL COMPATIBLE
- 16×16 READ/WRITE MEMORY
- LOW STANDBY CURRENT
- LOW COST SOLUTION FOR NON VOLATILE ERASE AND WRITE MEMORY
- RELIABLE FLOTOX PROCESS
- EXTENDED TEMPERATURE RANGE



#### DESCRIPTION

The M9306 is a 256 bit non-volatile sequential access memory manufactured using SGS-THOMSON FLOATING GATE process. It is a peripheral memory designed for data storage and/or timing and is accessed via a simple serial interface.

The device contains 256 bits organized as  $16 \times 16$ . The M9306 has been designed to meet application requiring up to 10000 E/W cycles per word. Written information has at least 10 years data retention. A power down mode allows consumption to be decreased.

# 

#### **PIN NAMES**

| CS              | CHIP SELECT        |  |  |
|-----------------|--------------------|--|--|
| SK              | SERIAL DATA CLOCK  |  |  |
| DI              | SERIAL DATA INPUT  |  |  |
| DO              | SERIAL DATA OUTPUT |  |  |
| V <sub>CC</sub> | POWER SUPPLY       |  |  |
| GND             | GROUND             |  |  |

#### **BLOCK DIAGRAM**



## **ABSOLUTE MAXIMUM RATINGS**

| Symbol           | Parameter                                        | Values                 | Unit |
|------------------|--------------------------------------------------|------------------------|------|
| VI               | Voltage Relative to GND                          | +6V to -0.3            | ٧    |
| T <sub>amb</sub> | Ambient Operating Temperature: standard extended | 0 to +70<br>-40 to +85 | °C   |
| T <sub>stq</sub> | Ambient Storage Temperature                      | - 65 to + 125          | °C   |

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability (except for Tamb)

**ELECTRICAL CHARACTERISTICS** (0°C to +70°C, for standard Temperature/-40°C to +85°C for extended Temperature,  $V_{CC} = 5V \pm 10\%$  unless otherwise specified)

| Symbol           | Parameter                             | Test Conditions                                                  | Min.         | Тур. | Max.                       | Unit |
|------------------|---------------------------------------|------------------------------------------------------------------|--------------|------|----------------------------|------|
| V <sub>CC</sub>  | Operating Voltage                     |                                                                  | 4.5          |      | 5.5                        | V    |
| lcc1             | Operating Current                     | V <sub>CC</sub> = 5.5V, CS = 1                                   |              | 1.5  | 5                          | mA   |
| I <sub>CC2</sub> | Standby Current                       | V <sub>CC</sub> = 5.5V, CS = 0                                   |              | 1.2  | 3                          | mA   |
| I <sub>CC3</sub> | E/W Operating Current                 | V <sub>CC</sub> = 5.5V                                           |              | 2.5  | 6                          | mA   |
| V <sub>IL</sub>  | Input Voltage Levels                  |                                                                  | - 0.1<br>2.0 |      | 0.8<br>V <sub>CC</sub> + 1 | V    |
| V <sub>OL</sub>  | Output Voltage Levels                 | I <sub>OL</sub> = 2.1 mA<br>I <sub>OH</sub> = -400 μA            | 2.4          |      | 0.4                        | V    |
| ILI              | Input Leakage Current                 | V <sub>IN</sub> = 5.5V                                           |              |      | 10                         | μΑ   |
| ILO              | Output Leakage Current                | V <sub>OUT</sub> = 5.5V, CS = 0                                  |              |      | 10                         | μА   |
|                  | SK Frequency                          |                                                                  |              |      | 250°                       | kHz  |
|                  | SK Duty Cycle                         |                                                                  | 25           |      | 75                         | %    |
| tcss<br>tcsh     | Input Set-Up and Hold<br>Times:<br>CS |                                                                  | 0.2          |      |                            | μS   |
| t <sub>DIS</sub> | DI                                    |                                                                  | 0.2          |      |                            |      |
| t <sub>PD1</sub> | Output Delay<br>DO                    | CL = 100 pF<br>V <sub>OL</sub> = 0.8V,<br>V <sub>OH</sub> = 2.0V |              |      | 0.5<br>0.5                 | μS   |
| terw             | Erase/Write Pulse Width               |                                                                  | 5            |      | 30                         | ms   |
| tcs              | Min CS Low Time (Note 1)              | C <sub>L</sub> = 100 pF                                          |              |      | 1                          | μS   |

<sup>\*</sup> The maximum SK Frequency is 500 KHz when SK Duty Cycle is as 50%

Note: 1. CS must be brought low for a minimum of  $1\mu s$  ( $V_{CS}$ ) between consecutive instruction cycles.

#### **FUNCTIONAL DESCRIPTION**

The input and output pins are controlled by separate serial formats. Seven 9-bit instruction can be executed. The instruction format as a logical "1" has a start bit, four bits as an op code, and four bits of address. The on-chip programming voltage generator allows the user to use a single power supply ( $V_{\rm CC}$ ). The serial output (DO) pin is valid only during the read mode. During all other modes the DO pin is in high impedance state, eliminating bus contention.

#### READ

The read instruction is the only instruction which outputs serial data on the DO pin. After a READ instruction is received, the instruction and address are decoded, followed by data transfer from the memory register into a 16 bit serial out shift register. A dummy bit (logical "0") preceds the 16 bit data output string. The output data changes during the high state of the system clock.

#### ERASE/WRITE ENABLE AND DISABLE

Programming must be preceded once by programming enable (EWEN) instruction. Programming remains enabled until a programming disable (EWDS) instruction in executed. The programming disable instruction is provided to protect against accidental data disturbance.

Execution of a READ instruction is independent of both EWEN and EWDS instructions.

#### **ERASE**

Like most EEPROMs, the register must first be erased (all bits set to 1s) before the register can be written (certain bits set to 0s). After an ERASE instruction is input, CS is dropped low. This falling edge of CS determines the start of programming. The register at the address specified in the instruction is then set entirely to 1s. When the erase/write programming time ( $t_{\text{EW}}$ ) constraint has been satisfied, CS is brought up for at least one SK period. A new instruction may then be input, or a low power standby state may be achieved by dropping CS low.

#### WRITE

The WRITE instruction is followed by 16 bits of data which are written into the specified address. This register must have been previously erased. Like any programming mode, erase/write time is determined by the low state of CS following the instruction. The on chip high voltage section only generates high voltage during this programming mode, which prevents spurious programming during other modes. When CS rises to V<sub>IH</sub>, the programming cycles ends. All programming mode should be ended with CS high for one SK period, or followed by another instruction.

#### CHIP WRITE

Entire chip can be written for ease of testing. Writing the chip means that all registers in the memory array have each bytes set as the byte sent with the instruction.

#### CHIP ERASE

Entire chip erasing is provided for ease of programming. Erasing the chip means that all registers in the memory array have each bit set to a 1. Each register is then ready for a WRITE instruction.

#### INSTRUCTION SET

| Instruction | SB | Op Code | Address  | Data                  | Comments                |  |
|-------------|----|---------|----------|-----------------------|-------------------------|--|
| READ        | 1  | 10XX    | A3A2A1A0 | Read register A3A2A1/ |                         |  |
| WRITE       | 1  | 01XX    | A3A2A1A0 | D15-D0                | Write register A3A2A1A0 |  |
| ERASE       | 1  | 11XX    | A3A2A1A0 |                       | Erase register A3A2A1A0 |  |
| EWEN        | 1  | 0011    | xxxx     |                       | Erase/write enable      |  |
| EWDS        | 1  | 0000    | XXXX     |                       | Erase/write disable     |  |
| ERAL        | 1  | 0010    | xxxx     |                       | Erase all registers     |  |
| WRAL        | 1  | 0001    | xxxx     | D15-D0                | Write all registers     |  |

#### **TIMING DIAGRAMS**



## **ORDERING INFORMATION**

| Part Number | Max Frequency | Supply Voltage | Temp. Range   | Package |
|-------------|---------------|----------------|---------------|---------|
| M9306B1     | 250 KHz       | 5V ± 10%       | 0° to +70°C   | DIP-8   |
| M9306B6     | 250 KHz       | 5V ± 10%       | -40° to +85°C | DIP-8   |
| M9306M1     | 250 KHz       | 5V ± 10%       | 0°to +70°C    | SO8     |
| M9306M6     | 250 KHz       | 5V ± 10%       | -40° to +85°C | SO8     |