HTTP://WWW.APEXMICROTECH.COM (800) 546-APEX (800) 546-2739 # **FEATURES** - HIGH VOLTAGE 400V (±200V) - LOW QUIESCENT CURRENT 10mA - HIGH OUTPUT CURRENT 4A - PROGRAMMABLE CURRENT LIMIT # **APPLICATIONS** - PIEZOELECTRIC POSITIONING - HIGH VOLTAGE INSTRUMENTATION - ELECTROSTATIC TRANSDUCERS - PROGRAMMABLE POWER SUPPLIES UP TO 390V ### **DESCRIPTION** The PA92 is a high voltage, low quiescent current MOSFET operational amplifier designed as a low cost solution for driving continuous output currents up to 4A and pulse currents up to 7A. The safe operating area (SOA) has no second breakdown limitations and can be observed for all type loads by choosing an appropriate current limiting resistor. The MOSFET output stage is biased AB for linear operation. External compensation provides flexibility in choosing bandwidth and slew rate for the application. APEX's Power SIP package uses a minimum of board space allowing for high density circuit boards. #### **EQUIVALENT SCHEMATIC** # TYPICAL APPLICATION #### LOW POWER, PIEZOELECTRIC POSITIONING Piezo positioning may be applied to the focusing of segmented mirror systems. The composite mirror may be composed of hundreds of elements, each requiring focusing under computer control. In such complex systems the PA92 reduces the costs of power supplies and cooling with its advantages of low cost and low quiescent power consumption while increasing circuit density with the SIP package. ## PHASE COMPENSATION | GAIN | C <sub>C</sub> * | $R_{c}$ | | |------|------------------|-------------|--| | ≥1 | 150pF | 100Ω | | | ≥2 | 100pF | $100\Omega$ | | | ≥3 | 47pF | $\Omega$ 0 | | | ≥12 | 10pF | $\Omega$ 0 | | $^*C_C$ Never to be < 10pF. $C_C$ To be rated for the full supply voltage +V to -Vs. Use ceramic NPO (COG) type. #### EXTERNAL CONNECTIONS \* Bypassing required. -55 to +125°C # **PA92** SUPPLY VOLTAGE, $\pm V_S$ to $\pm V_S$ OUTPUT CURRENT, source, sink, peak POWER DISSIPATION, continuous @ $\pm V_C$ = 25°C 400V **ABSOLUTE MAXIMUM RATINGS** 7A, within SOA 80W ±20V INPUT VOLTAGE, differential ±V<sub>s</sub> INPUT VOLTAGE, common mode 220°C TEMPERATURE, pin solder - 10s max TEMPERATURE, junction<sup>2</sup> 150°C TEMPERATURE, storage -65 to +150°C OPERATING TEMPERATURE RANGE, case #### **SPECIFICATIONS** | PARAMETER | TEST CONDITIONS 1 | MIN | TYP | MAX | UNITS | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------------|-------------------------------|--------------------------------------------------------------------------| | INPUT | | | | | | | OFFSET VOLTAGE, initial OFFSET VOLTAGE, vs. temperature OFFSET VOLTAGE, vs. supply OFFSET VOLTAGE, vs. time BIAS CURRENT, initial BIAS CURRENT, vs. supply OFFSET CURRENT, initial INPUT IMPEDANCE, DC INPUT CAPACITANCE COMMON MODE VOLTAGE RANGE <sup>3</sup> COMMON MODE REJECTION, DC NOISE | Full temperature range $V_{\text{CM}} = \pm 90V$ $100 \text{KHz BW, R}_{\text{S}} = 1 \text{K}\Omega, C_{\text{C}} = 10 \text{pF}$ | ±V <sub>s</sub> ∓15<br>80 | 2<br>15<br>10<br>75<br>200<br>4<br>50<br>10 <sup>11</sup><br>4 | 10<br>50<br>25<br>2000<br>500 | mV<br>μV/°C<br>μV/√kh<br>pA<br>pA/V<br>pA<br>Ω<br>pF<br>V<br>dB<br>μVrms | | GAIN | | | | | | | OPEN LOOP, @ 15Hz<br>GAIN BANDWIDTH PRODUCT at 1MHz<br>POWER BANDWIDTH<br>PHASE MARGIN | $\begin{array}{l} R_L = 2K\Omega, C_C = 10pF \\ R_L = 2K\Omega, C_C = 10pF \\ R_L = 2K\Omega, C_C = 10pF \\ Full temperature range \end{array}$ | 94 | 111<br>18<br>30<br>60 | | dB<br>MHz<br>kHz | | OUTPUT | | | | | | | VOLTAGE SWING <sup>3</sup><br>CURRENT, continuous<br>SLEW RATE, $A_V = 100$<br>CAPACITIVE LOAD, $A_V = +1$<br>SETTLING TIME to .1%<br>RESISTANCE, no load | $I_{o}$ = 4A<br>$C_{c}$ = 10pF<br>Full temperature range<br>$C_{c}$ = 10pF, 2V step | ±V <sub>s</sub> ∓12<br>4<br>1 | ±V <sub>s</sub> ∓10<br>50<br>1<br>10 | | V<br>A<br>V/μs<br>nf<br>μs<br>Ω | | POWER SUPPLY | | | | | | | VOLTAGE <sup>5</sup><br>CURRENT, quiescent, | See note 5 | ±50 | ±150<br>10 | ±200<br>14 | V<br>mA | | THERMAL | | | | | | | RESISTANCE, AC, junction to case <sup>4</sup> RESISTANCE, DC, junction to case RESISTANCE, junction to air TEMPERATURE RANGE, case | Full temperature range, F > 60Hz Full temperature range, F < 60Hz Full temperature range Meets full range specifications | _25 | 30 | 1<br>1.5<br>+85 | °C/W<br>°C/W<br>°C | NOTES: 1. Unless otherwise noted: $T_c = 25^{\circ}$ C, DC input specifications are $\pm$ value given. Power supply voltage is typical rating. $R_c = 100$ $C_{c} = 150 pF.$ - Long term operation at the maximum junction temperature will result in reduced product life. Derate internal power dissipation 2. to achieve high MTTF. - 3. +V<sub>S</sub> and -V<sub>S</sub> denote the positive and negative power supply rail respectively. - Rating applies if the output current alternates between both output transistors at a rate faster than 60Hz. 4. - Derate max supply rating .625 V/°C below 25°C case. No derating needed above 25°C case. 5. # CAUTION The PA92 is constructed from MOSFET transistors. ESD handling procedures must be observed. The exposed substrate contains beryllia (BeO). Do not crush, machine, or subject to temperatures in excess of 850°C to avoid generating toxic fumes. #### **GENERAL** Please read Application Note 1 "General Operating Considerations" which covers stability, supplies, heat sinking, mounting, current limit, SOA interpretation, and specification interpretation. Visit www.apexmicrotech.com for design tools that help automate tasks such as calculations for stability, internal power dissipation, current limit; heat sink selection; Apex's complete Application Notes library; Technical Seminar Workbook; and Evaluation Kits. #### **CURRENT LIMIT** For proper operation, the current limit resistor ( $R_{\text{CL}}$ ) must be connected as shown in the external connection diagram. For optimum reliability the resistor value should be set as high as possible. The value is calculated as follows; with the maximum practical value of 16 ohms. $$R_{CL} = \frac{.65}{I_{LIM}}$$ # SAFE OPERATING AREA (SOA) The MOSFET output stage of this power operational amplifier has two distinct limitations: - The current handling capability of the MOSFET geometry and the wire bonds. - 2. The junction temperature of the output MOSFETs. NOTE: The output stage is protected against transient flyback. However, for protection against sustained, high energy flyback, external fast-recovery diodes should be used. #### SAFE OPERATING CURVES The safe operating area curves define the maximum additional internal power dissipation the amplifier can tolerate when it produces the necessary output to drive an external load. #### INPUT PROTECTION Although the PA92 can withstand differential voltages up to $\pm 20 \, \text{V}$ , additional external protection is recommended. Low leakage, low capacitance JFETs connected as diodes are recommended (e.g. 2N4416, Q1-Q4 in Figure 2). The differential input voltage will be clamped to $\pm 1.4 \, \text{V}$ . This is sufficient overdrive to produce maximum power bandwidth. ### **POWER SUPPLY PROTECTION** Unidirectional zener diode transient suppressors are recommended as protection on the supply pins. See Figure 2. The zeners clamp transients to voltages within the power supply rating and also clamp power supply reversals to ground. Whether the zeners are used or not, the system power supply should be evaluated for transient performance including power-on overshoot and power-off polarity reversals as well as line regulation. Conditions which can cause open circuits or polarity reversals on either power supply rail should be avoided or protected against. Reversals or opens on the negative supply rail is known to induce input stage failure. Unidirectional transzorbs prevent this, and it is desirable that they be both electrically and physically as close to the amplifier as possible. #### **STABILITY** The PA92 is externally compensated and performance can be tailored to the application. Use the graphs of small signal response and power response as a guide. The compensation capacitor $C_{\rm C}$ must be rated at 500V working voltage. An NPO capacitor is recommended. The compensation network $C_{\rm c}R_{\rm C}$ must be mounted closely to the amplifier pins 4 and 5 to avoid spurious oscillation. # QUIESCENT CURRENT REDUCTION When pin 3 ( $I_{\rm o}$ ) is shorted to pin 5 (CC2) the AB biasing of the output stage is disabled. This lowers quiescent power but also raises distortion since the output stage is then class C biased. The output stage bias current is nominally set at 1mA. Pin 3 may be left open if not used.