SCBS090A - NOVEMBER 1991 - REVISED JANUARY 1994

| State-of-the-Art BiCMOS Design     Significantly Reduces I <sub>CCZ</sub>                                                                      | DW OR NT PACKAG<br>(TOP VIEW)                                                                                                                                   | E |
|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| <ul> <li>ESD Protection Exceeds 2000 V Per<br/>MIL-STD-883C, Method 3015; Exceeds 200 V<br/>Using Machine Model (C = 200 pF, R = 0)</li> </ul> | $T/\overline{R}$ $\begin{bmatrix} 1 & 24 \end{bmatrix} \overline{OE}$ A1 $\begin{bmatrix} 2 & 23 \end{bmatrix} B1$ A2 $\begin{bmatrix} 3 & 22 \end{bmatrix} B2$ | _ |
| <ul> <li>High-Impedance State During Power Up<br/>and Power Down</li> </ul>                                                                    | A3                                                                                                                                                              |   |
| <ul> <li>3-State B Outputs Sink 64 mA and Source<br/>15 mA</li> </ul>                                                                          | A5 [ 6 19 ] GN<br>V <sub>CC</sub> [ 7 18 [ GN                                                                                                                   |   |
| <ul> <li>Package Options Include Plastic<br/>Small-Outline (DW) Packages and Standard</li> </ul>                                               | A6                                                                                                                                                              | 5 |
| Plastic 300-mil DIPs (NT)                                                                                                                      | ODD/EVEN 11 14 B8                                                                                                                                               |   |

#### description

The SN64BCT657 contains eight noninverting buffers with parity generator/checker circuits and control signals. The transmit/receive  $(T/\overline{R})$  input determines the direction of data flow. When  $T/\overline{R}$  is high, data flows from the A port to the B port (transmit mode); when  $T/\overline{R}$  is low, data flows from the B port to the A port (receive mode). When the output-enable  $(\overline{OE})$  input is high, both the A and B ports are in the high-impedance state.

Odd or even parity is selected by a logic high or low level on the ODD/EVEN input. PARITY carries the parity bit value; it is an output from the parity generator/checker in the transmit mode and an input to the parity generator/checker in the receive mode.

In the transmit mode, after the A bus is polled to determine the number of high bits, PARITY is set to the logic level that maintains the parity sense selected by the level at the ODD/EVEN input. For example, if ODD/EVEN is low (even parity selected) and there are five high bits on the A bus, then PARITY is set to the logic high level so that an even number of the nine total bits (eight A-bus bits plus parity bit) are high.

In the receive mode, after the B bus is polled to determine the number of high bits, the error (ERR) output logic level indicates whether or not the data to be received exhibits the correct parity sense. For example, if ODD/EVEN is high (odd parity selected), PARITY is high, and there are three high bits on the B bus, then ERR is low, indicating a parity error.

The SN64BCT657 is characterized for operation from -40°C to 85°C and 0°C to 70°C.

SCBS090A - NOVEMBER 1991 - REVISED JANUARY 1994

#### **FUNCTION TABLE**

| NUMBER OF A OR B     | INPUTS |     |          | INPUT/OUTPUT | OUTPUTS |             |  |
|----------------------|--------|-----|----------|--------------|---------|-------------|--|
| INPUTS THAT ARE HIGH | ÖE     | T/R | ODD/EVEN | PARITY       | ERR     | OUTPUT MODE |  |
|                      | L      | Н   | Н        | Н            | Z       | Transmit    |  |
|                      | L      | Н   | L        | L            | Z       | Transmit    |  |
| 0, 2, 4, 6, 8        | L      | L   | Н        | Н            | Н       | Receive     |  |
|                      | L      | L   | Н        | L            | L       | Receive     |  |
|                      | L      | L   | L        | Н            | L       | Receive     |  |
|                      | L      | L   | L        | L            | Н       | Receive     |  |
|                      | L      | Н   | Н        | L            | Z       | Transmit    |  |
|                      | L      | Н   | L        | Н            | Z       | Transmit    |  |
| 4 2 5 7              | L      | L   | Н        | Н            | L       | Receive     |  |
| 1, 3, 5, 7           | L      | L   | Н        | L            | Н       | Receive     |  |
|                      | L      | L   | L        | Н            | Н       | Receive     |  |
|                      | L      | L   | L        | L            | L       | Receive     |  |
| Don't care           | Н      | Χ   | Χ        | Z            | Z       | Z           |  |

## logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

#### logic diagram (positive logic)





SCBS090A - NOVEMBER 1991 - REVISED JANUARY 1994

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                                                  | $\ldots$ –0.5 V to 7 V            |
|----------------------------------------------------------------------------------------|-----------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                       | $\ldots$ –0.5 V to 7 V            |
| Voltage range applied to any output in the disabled or power-off state, V <sub>O</sub> | $\dots$ –0.5 V to 5.5 V           |
| Voltage range applied to any output in the high state, V <sub>O</sub>                  | $\dots$ -0.5 V to V <sub>CC</sub> |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                              | –30 mA                            |
| Current into any output in the low state, IO                                           | 60 mA                             |
| Operating free-air temperature range                                                   | $\dots$ -40°C to 85°C             |
| Storage temperature range                                                              | 65°C to 150°C                     |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions (see Note 2)

|                                         |                                               |        | MIN | NOM | MAX | UNIT |
|-----------------------------------------|-----------------------------------------------|--------|-----|-----|-----|------|
| V <sub>CC</sub> Supply voltage          |                                               |        |     |     | 5.5 | V    |
| VIH High-level input voltage            |                                               |        |     |     |     | V    |
| V <sub>IL</sub> Low-level input voltage |                                               |        |     |     | 8.0 | V    |
| lik                                     | Input clamp current                           | nt     |     |     | -18 | mA   |
| ЮН                                      | I Pale Javel autout aumant                    | A port |     |     | -3  | 1    |
|                                         | High-level output current B port, PARITY, ERR |        |     |     | -15 | mA   |
|                                         |                                               | A port |     |     | 24  |      |
| lOL                                     | Low-level output current  B port, PARITY, ERR |        |     |     | 64  | mA   |
| Δt/ΔV <sub>CC</sub>                     | C Power-up ramp rate                          |        |     |     |     | μs/V |
| TA                                      | Operating free-air temperature                |        |     |     | 85  | °C   |

NOTE 2: Unused or floating pins (input or I/O) must be held high or low.

NOTE 1: The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

## **SN64BCT657 OCTAL TRANSCEIVER WITH PARITY GENERATOR/CHECKER** AND 3-STATE OUTPUTS SCBS090A - NOVEMBER 1991 - REVISED JANUARY 1994

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                        |                                         | TEST CONDITIONS                           |             | MIN  | TYP† | MAX  | UNIT |
|-------------------|--------------------------------------------------|-----------------------------------------|-------------------------------------------|-------------|------|------|------|------|
| ٧ıĸ               |                                                  | $V_{CC} = 4.5 \text{ V},$               | I <sub>I</sub> = -18 mA                   |             |      |      | -1.2 | V    |
|                   | Any output                                       | $V_{CC} = 4.5 \text{ V},$               | $I_{OH} = -3 \text{ mA}$                  |             | 2.4  | 3.3  |      |      |
| ∨он               | B port, PARITY, ERR                              | $V_{CC} = 4.5 \text{ V},$               | $I_{OH} = -15 \text{ mA}$                 |             | 2    | 3.1  |      | V    |
|                   | Any output                                       | $V_{CC} = 4.75 V,$                      | $I_{OH} = -3 \text{ mA}$                  |             | 2.7  |      |      |      |
| .,                | A port                                           | $V_{CC} = 4.5 \text{ V},$               | I <sub>OL</sub> = 24 mA                   |             |      | 0.35 | 0.5  | V    |
| VOL               | B port, PARITY, ERR                              | $V_{CC} = 4.5 \text{ V},$               | $I_{OL} = 64 \text{ mA}$                  |             |      | 0.42 | 0.55 | V    |
|                   | T/R                                              | ., .                                    |                                           | OE = 4.5 V  |      |      | 20   |      |
|                   | ŌE                                               | $V_{CC} = 0,$                           | V <sub>I</sub> = 7 V                      | T/R = 4.5 V |      |      | 20   |      |
| Ц                 | ODD/EVEN                                         | $V_{CC} = 0$ ,                          | V <sub>I</sub> = 7 V                      |             |      |      | 20   | μΑ   |
|                   | A port                                           | V 01. 55V                               | 5 V, V <sub>I</sub> = 5.5 V               |             |      |      | 100  | 1    |
|                   | B port, PARITY                                   | $V_{CC} = 0 \text{ to } 5.5 \text{ V},$ |                                           |             |      |      | 200  |      |
|                   | A or B port, PARITY                              |                                         |                                           |             |      |      | 200  |      |
| I <sub>IH</sub> ‡ | T/R, OE                                          | $V_{CC} = 5.5 \text{ V},$               | V <sub>I</sub> = 2.7 V                    |             |      | 20   | μА   |      |
|                   | ODD/EVEN                                         |                                         |                                           |             |      | 20   |      |      |
|                   | A or B port, PARITY                              |                                         |                                           |             |      |      | -70  |      |
| I <sub>IL</sub> ‡ | T/R, OE                                          | $V_{CC} = 5.5 \text{ V},$               | $V_{I} = 0.5 V$                           |             |      | -20  | μΑ   |      |
|                   | ODD/EVEN                                         |                                         |                                           |             |      | -20  |      |      |
| 3 8               | A port                                           | \/ F.F.\/                               |                                           |             | -60  |      | -200 | ^    |
| los§              | B port, PARITY, ERR                              | $V_{CC} = 5.5 \text{ V},$               | V <sub>O</sub> = 0                        |             | -125 |      | -300 | mA   |
| lozh              | ERR                                              | $V_{CC} = 5.5 \text{ V},$               | V <sub>O</sub> = 2.7 V                    |             |      |      | 50   | μΑ   |
| lozL              | ERR                                              | $V_{CC} = 5.5 \text{ V},$               | $V_0 = 0.5 V$                             |             |      |      | -50  | μΑ   |
| ICCL              |                                                  | $V_{CC} = 5.5 \text{ V},$               | Outputs open                              |             |      |      | 90   | mA   |
| Іссн              |                                                  | V <sub>CC</sub> = 5.5 V,                | Outputs open                              |             |      |      | 2    | mA   |
| ICCZ              |                                                  | V <sub>CC</sub> = 5.5 V,                | Outputs open                              |             |      |      | 1    | mA   |
| Ci                | Control inputs                                   | $V_{CC} = 5 V$ ,                        | $V_{I} = 2.5 \text{ V or } 0.5 \text{ V}$ |             |      | 6.5  |      | pF   |
| _                 | A port                                           |                                         | V 05V-=05V                                |             |      | 10   |      |      |
| C <sub>io</sub>   | $C_{io}$ B port, PARITY $V_{CC} = 5 \text{ V}$ , |                                         | $V_0 = 2.5 \text{ V or } 0.5 \text{ V}$   |             | 14   |      | pF   |      |
| Co                | ERR                                              | V <sub>CC</sub> = 5 V,                  | V <sub>O</sub> = 2.5 V or 0.5 V           |             |      | 10   |      | pF   |
|                   |                                                  |                                         |                                           |             |      |      |      |      |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current.

Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

SCBS090A - NOVEMBER 1991 - REVISED JANUARY 1994

# switching characteristics over recommended range of supply voltage, $C_L$ = 50 pF (unless otherwise noted) (see Note 3)

| PARAMETER        | FROM     | TO                   |     | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |      | T <sub>A</sub> = -40°C<br>to 85°C |      | T <sub>A</sub> = 0°C<br>to 70°C |      | UNIT |    |
|------------------|----------|----------------------|-----|-------------------------------------------------|------|-----------------------------------|------|---------------------------------|------|------|----|
|                  | (INPUT)  | (OUTPUT)             | MIN | TYP                                             | MAX  | MIN                               | MAX  | MIN                             | MAX  |      |    |
| <sup>t</sup> PLH |          | D on A               | 1.1 | 3.1                                             | 6    | 1.1                               | 6.9  | 1.1                             | 6.6  |      |    |
| <sup>t</sup> PHL | A Or B   | A or B B or A        | 2   | 5.3                                             | 8.5  | 2                                 | 9.3  | 2                               | 9    | ns   |    |
| <sup>t</sup> PLH |          | DADITY               | 3   | 7.4                                             | 12.7 | 3                                 | 16.4 | 3                               | 15.4 |      |    |
| t <sub>PHL</sub> | А        | PARITY               | 4.6 | 8.6                                             | 14.1 | 4.6                               | 16.9 | 4.6                             | 15.9 | ns   |    |
| <sup>t</sup> PLH | ODD/EVEN | PARITY, ERR          | 1.1 | 4.1                                             | 6.4  | 1.1                               | 7.7  | 1.1                             | 7.1  | ns   |    |
| <sup>t</sup> PHL | ODD/EVEN |                      | 2.6 | 5.5                                             | 8.3  | 2.6                               | 9.3  | 2.6                             | 9    |      |    |
| <sup>t</sup> PLH | В        | ERR                  | 3.1 | 7.4                                             | 12.6 | 3.1                               | 16.4 | 3.1                             | 15.3 |      |    |
| <sup>t</sup> PHL | Ь        | EKK                  | EKK | 4.4                                             | 6.5  | 13.3                              | 4.4  | 16.6                            | 4.4  | 15.5 | ns |
| <sup>t</sup> PLH | DA DITY  | ERR                  | 3.4 | 7.7                                             | 10.7 | 3.4                               | 14.4 | 3.4                             | 13.2 |      |    |
| <sup>t</sup> PHL | PARITY   | EKK                  | 5.5 | 8.8                                             | 12   | 5.5                               | 14.9 | 5.5                             | 13.9 | ns   |    |
| <sup>t</sup> PZH | ŌĒ       | A B DADITY or EDD    | 1.8 | 5.1                                             | 7.7  | 1.8                               | 9.5  | 1.8                             | 9.1  |      |    |
| t <sub>PZL</sub> | UE       | A, B, PARITY, or ERR | 3.2 | 6.7                                             | 14.2 | 3.2                               | 17   | 3.2                             | 16.3 | ns   |    |
| <sup>t</sup> PHZ | - OE     | A B DADITY or EDD    | 2.6 | 5.7                                             | 8    | 2.6                               | 9.5  | 2.6                             | 9.1  | ns   |    |
| t <sub>PLZ</sub> | OE       | A, B, PARITY, or ERR | 2   | 5                                               | 7.4  | 2                                 | 8.8  | 2                               | 8    | 115  |    |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

**Applications Products Amplifiers** amplifier.ti.com Audio www.ti.com/audio Data Converters Automotive www.ti.com/automotive dataconverter.ti.com DLP® Products Broadband www.dlp.com www.ti.com/broadband DSP Digital Control dsp.ti.com www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Military Interface www.ti.com/military interface.ti.com Optical Networking Logic logic.ti.com www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Telephony Microcontrollers microcontroller.ti.com www.ti.com/telephony Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated