

# **DisplayPort 1:2 Switch**

#### **FEATURES**

- One Input Port to One of Two Output Ports
- Supports Data Rates up to 2.7Gbps
- Supports Dual-Mode DisplayPort
- **Output Waveform Mimics Input Waveform** Characteristics
- **Enhanced ESD:** 
  - 12kV on all Main Link Pins
  - 10kV on all Auxiliary Pins
- **Enhanced Commercial Temperature Range:** 0°C to 85°C
- 56 Pin 8 × 8 QFN Package

## **APPLICATIONS**

- **Personal Computer Market** 
  - **Desktop PC**
  - **Notebook PC**
  - **Docking Station**
  - Standalone Video Card

### DESCRIPTION

The SN75DP128 is a one Dual-Mode DisplayPort input to one of two Dual-Mode DisplayPort outputs. The outputs will follow the input signal in a manner that provides the highest level of signal integrity while supporting the EMI benefits of spread spectrum clocking. Through the SN75DP128 data rates of up to 2.7Gbps through each link for a total throughput of up to 10.8Gbps can be realized.

In addition to the switching of the DisplayPort high speed signal lines, the SN75DP128 also supports the switching of the bi-directional auxiliary (AUX), Hot Plug Detect (HPD), and Cable Adapter Detect (CAD) channels. The Auxiliary differential pair supports Dual-Mode DisplayPort operation with the ability to be configured as a bi-directional differential bus while in DisplayPort mode or an I<sup>2</sup>C<sup>™</sup> bus while in TMDS mode

The SN75DP128 is characterized for operation over ambient air temperature of 0°C to 85°C.

#### TYPICAL APPLICATION



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. I2C is a trademark of Philips Electronics.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **DATA FLOW BLOCK DIAGRAM**







## **TERMINAL FUNCTIONS**

| TERMIN            | NAL         |     | DEGODIPTION                                                |
|-------------------|-------------|-----|------------------------------------------------------------|
| NAME              | NO.         | 1/0 | DESCRIPTION                                                |
| MAIN LINK INPUT P | INS         |     |                                                            |
| ML_IN 0           | 3, 4        | Į   | DisplayPort Main Link Channel 0 Differential Input         |
| ML_IN 1           | 6, 7        | I   | DisplayPort Main Link Channel 1 Differential Input         |
| ML_IN 2           | 9, 10       | I   | DisplayPort Main Link Channel 2 Differential Input         |
| ML_IN 3           | 12, 13      | I   | DisplayPort Main Link Channel 3 Differential Input         |
| MAIN LINK PORT A  | OUTPUT PINS |     |                                                            |
| ML_A 0            | 56, 55      | 0   | DisplayPort Main Link Port A Channel 0 Differential Output |
| ML_A 1            | 53, 52      | 0   | DisplayPort Main Link Port A Channel 1 Differential Output |
| ML_A 2            | 50, 49      | 0   | DisplayPort Main Link Port A Channel 2 Differential Output |
| ML_A 3            | 47, 46      | 0   | DisplayPort Main Link Port A Channel 3 Differential Output |
| MAIN LINK PORT B  | OUTPUT PINS |     |                                                            |
| ML_B 0            | 25, 24      | 0   | DisplayPort Main Link Port B Channel 0 Differential Output |
| ML_B 1            | 22, 21      | 0   | DisplayPort Main Link Port B Channel 1 Differential Output |
| ML_B 2            | 19, 18      | 0   | DisplayPort Main Link Port B Channel 2 Differential Output |
| ML_B 3            | 16, 15      | 0   | DisplayPort Main Link Port B Channel 3 Differential Output |
| HOT PLUG DETECT   | PINS        | •   |                                                            |
| HPD               | 37          | 0   | Hot Plug Detect Output to the DisplayPort Source           |
| HDP_A             | 40          | I   | Port A Hot Plug Detect Input                               |
| HPD_B             | 32          | I   | Port B hot Plug Detect Input                               |
| AUXILIARY DATA P  | INS         |     |                                                            |
| AUX               | 36, 35      | I/O | Source Side Bidirectional DisplayPort Auxiliary Data Line  |
| AUX_A             | 45, 43      | I/O | Port A Bidirectional DisplayPort Auxiliary Data Line       |



## **TERMINAL FUNCTIONS (continued)**

| TE           | RMINAL                          | 1/0 | DESCRIPTION                                           |
|--------------|---------------------------------|-----|-------------------------------------------------------|
| NAME         | NO.                             | I/O | DESCRIPTION                                           |
| AUX_B        | 28, 26                          | I/O | Port B Bidirectional DisplayPort Auxiliary Data Line  |
| CABLE ADAPT  | ER DETECT PINS                  |     |                                                       |
| CAD          | 39                              | 0   | Cable Adapter Detect Output to the DisplayPort Source |
| CAD_A        | 41                              | 1   | Port A Cable Adapter Detect Input                     |
| CAD_B        | 33                              | I   | Port B Cable Adapter Detect Input                     |
| CONTROL PIN  | S                               |     |                                                       |
| <u>LP</u>    | 30                              | I   | Low Power Select Bar                                  |
| Priority     | 29                              | 1   | Output Port Priority selection                        |
| DPVadj       | 1                               | 1   | DisplayPort Main Link Output Gain Adjustment          |
| SUPPLY and G | ROUND PINS                      |     |                                                       |
| VDD          | 2, 8, 14, 17, 23,<br>34, 48, 54 |     | Primary Supply Voltage                                |
| VDD*1        | 38                              |     | HPD and CAD Output Voltage                            |
| GND          | 5, 11, 20, 27,<br>42, 44, 51    |     | Ground                                                |

## **Table 1. Control Pin Lookup Table**

| SIGNAL      | LEVEL <sup>(1)</sup> | STATE               | DESCRIPTION                                                                                                               |
|-------------|----------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------|
|             | Н                    | Normal Mode         | Normal operational mode for device                                                                                        |
| ΙP          | L                    | Low Power Mode      | Device is forced into a Low Power state causing the outputs to go to a high impedance state. All other inputs are ignored |
| Driority    | Н                    | Port B has Priority | If both HPD_A and HPD_B are high, Port B will be selected                                                                 |
| Priority    | L                    | Port A has Priority | If both HPD_A and HPD_B are high, Port A will be selected                                                                 |
|             | 4.53 kΩ              | Increased Gain      | Main Link DisplayPort Output will have an increased voltage swing                                                         |
| $DP_{Vadj}$ | 6.49 kΩ              | Normal Gain         | Main Link DisplayPort Output will have a nominal voltage swing                                                            |
|             | 10 kΩ                | Decreased Gain      | Main Link DisplayPort Output will have a decreased voltage swing                                                          |

<sup>(1) (</sup>H) Logic High; (L) Logic Low

Explanation of the internal switching logic of the SN75DP128 is located in the Application Information section at the end of the data sheet.

## ORDERING INFORMATION(1)

| PART NUMBER   | PART MARKING | PACKAGE                 |
|---------------|--------------|-------------------------|
| SN75DP128RTQR | DP128        | 56-pin QFN Reel (large) |
| SN75DP128RTQT | DP128        | 56-pin QFN Reel (small) |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

Submit Documentation Feedback



## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                          |                                                                                                                                                       |                                                 | VALUE                                                                                                         | UNIT     |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------|
| Supply Voltage Range (2) | $V_{DD}, V_{DD}^{*1}$                                                                                                                                 |                                                 | -0.3 to 5.25                                                                                                  | V        |
|                          | Main Link I/O (ML_IN x, N                                                                                                                             | 1.5                                             | V                                                                                                             |          |
| Voltage Dange            | HPD and CAD I/O                                                                                                                                       |                                                 | -0.3 to 5.25 V  I Voltage 1.5 V  -0.3 to VDD + 0.3 V  -0.3 to VDD + 0.3 V  -0.3 to VDD + 0.3 V                | V        |
| Voltage Range            | Auxiliary I/O                                                                                                                                         |                                                 |                                                                                                               | V        |
|                          | Control I/O                                                                                                                                           |                                                 |                                                                                                               | V        |
|                          | Main Link I/O (ML_IN x, M<br>HPD and CAD I/O<br>Auxiliary I/O<br>Control I/O<br>Human body model (3)<br>Charged-device model (3)<br>Machine model (4) | Auxiliary I/O (AUX +/-, AUX_A +/-, & AUX_B +/-) | ±10000                                                                                                        | V        |
| Clastrostatia diasharas  |                                                                                                                                                       | All Other Pins                                  | ±12000                                                                                                        |          |
| Electrostatic discharge  | Charged-device model <sup>(3)</sup>                                                                                                                   |                                                 | -0.3 to 5.25  1.5  -0.3 to VDD + 0.3  -0.3 to VDD + 0.3  -0.3 to VDD + 0.3  +/-)  ±10000  ±12000  ±1000  ±200 | V        |
|                          | Machine model (4)                                                                                                                                     |                                                 | ±200                                                                                                          | V        |
| Continuous power dissipa | ation                                                                                                                                                 |                                                 | See Dissipation Ration                                                                                        | ng Table |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **DISSIPATION RATINGS**

| PACKAGE          | PCB JEDEC<br>STANDARD | T <sub>A</sub> ≤ 25°C | DERATING FACTOR <sup>(1)</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING |
|------------------|-----------------------|-----------------------|---------------------------------------------------------------|---------------------------------------|
| 56-pin QFN (RTQ) | Low-K                 | 3623 mW               | 36.23 mW/°C                                                   | 1449 mW                               |
|                  | High-K                | 1109 mW               | 11.03 mW/°C                                                   | 443.9 mW                              |

<sup>(1)</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

## THERMAL CHARACTERISTICS

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                                        | TEST CONDITIONS                                                                                                                                                                                  | MIN | TYP   | MAX <sup>(1)</sup> | UNIT |
|-----------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|--------------------|------|
| $R_{\theta JB}$ | Junction-to-board thermal resistance             | 4x4 Thermal vias under powerpad                                                                                                                                                                  |     | 11.03 |                    | °C/W |
| $R_{\theta JC}$ | Junction-to-case thermal resistance              |                                                                                                                                                                                                  |     | 20.4  |                    | C/W  |
| P <sub>D</sub>  | Device power dissipation<br>DisplayPort selected | $\overline{\text{LP}}$ = 5V, ML: V <sub>ID</sub> = 600 mV, 2.7 Gbps PRBS;<br>AUX: V <sub>ID</sub> = 500 mV, 1Mbps PRBS;<br>HPD/CAD A and B = 5V; V <sub>DD</sub> <sup>*1</sup> = V <sub>DD</sub> |     | 300   | 340                | mW   |
| P <sub>SD</sub> | Device power dissipation under low power         | $\overline{LP}$ = 0V, HPD/CAD A and B = 5V; $V_{DD}^{*1} = V_{DD}$                                                                                                                               |     |       | 85                 | μW   |

<sup>(1)</sup> The maximum rating is simulated under  $5.25\ V\ VDD$ .

#### RECOMMENDED OPERATING CONDITIONS

|                    |                                                                                                        | MIN  | NOM | MAX  | UNIT |
|--------------------|--------------------------------------------------------------------------------------------------------|------|-----|------|------|
| $V_{DD}$           | Peak-to-peak input differential voltage  Data rate  Termination resistance  Output termination voltage | 4.5  | 5   | 5.25 | V    |
| V <sub>DD</sub> *1 | HPD and CAD Output reference voltage                                                                   | 1.62 |     | 5.25 | V    |
| T <sub>A</sub>     | Operating free-air temperature                                                                         | 0    |     | 85   | °C   |
| MAIN LI            | NK DIFFERENTIAL PINS                                                                                   |      |     |      |      |
| $V_{\text{ID}}$    | Peak-to-peak input differential voltage                                                                | 0.15 |     | 1.4  | V    |
| d <sub>R</sub>     | Data rate                                                                                              |      |     | 2.7  | Gbps |
| R <sub>t</sub>     | Termination resistance                                                                                 | 45   | 50  | 55   | Ω    |
| V <sub>Oterm</sub> | Output termination voltage                                                                             | 0    |     | 2    | V    |
| AUXILIA            | ARY PINS                                                                                               |      |     |      |      |

Copyright © 2008, Texas Instruments Incorporated

<sup>(2)</sup> All voltage values, except differential voltages, are with respect to network ground terminal.

<sup>(3)</sup> Tested in accordance with JEDEC Standard 22, Test Method A114-B

<sup>(4)</sup> Tested in accordance with JEDEC Standard 22, Test Method A115-A



RECOMMENDED OPERATING CONDITIONS (continued)

|                 |                          | MIN | NOM MAX | UNIT |
|-----------------|--------------------------|-----|---------|------|
| VI              | Input voltage            | 0   | 3.6     | V    |
| $d_R$           | Data rate                |     | 1       | MHz  |
| HPD, CA         | D, AND CONTROL PINS      |     |         |      |
| V <sub>IH</sub> | High-level input voltage | 2   | 5.25    | V    |
| V <sub>IL</sub> | Low-level input voltage  | 0   | 0.8     | V    |

#### **DEVICE POWER**

The SN75DP128 is designed to operate off a single 5V supply.

## **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                 | PARAMETER        | TEST CONDITIONS                                                                                                                                                                                                                                                                            | MIN | TYP | MAX | UNIT |
|-----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>DD</sub> | Supply current   | $\begin{aligned} \text{LP} &= 5\text{V}, \text{V}_{\text{DD}}^{*1} = \text{V}_{\text{DD}} \\ \text{ML: V}_{\text{ID}} &= 600 \text{ mV}, 2.7 \text{ Gbps PRBS} \\ \text{AUX: V}_{\text{ID}} &= 500 \text{ mV}, 1 \text{ Mbps PRBS} \\ \text{HPD/CAD A and B} &= 5 \text{ V} \end{aligned}$ |     | 60  | 65  | mA   |
| $I_{DD}^{*1}$   | Supply current   | $V_{DD}^{*1} = 5.25 \text{ V}$                                                                                                                                                                                                                                                             |     | 0.1 | 4   | mA   |
| $I_{SD}$        | Shutdown current | $\overline{LP} = 0 \ V$                                                                                                                                                                                                                                                                    |     | 1   | 16  | μΑ   |

## HOT PLUG AND CABLE ADAPTER DETECT

The SN75DP128 is designed to support the switching of the Hot Plug Detect and Cable adapter Detect signals. The SN75DP128 has a built in level shifter for the HPD and CAD outputs. The output voltage level of the HPD and CAD pins is defined by the voltage level of the  $V_{DD}^{*1}$  pin. Explanation of HPD and the internal logic of the SN75DP128 is located in the application section at the end of the data sheet.

#### **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                 | Т                        | EST CONDITIONS                | MIN  | TYP MAX | UNIT |
|--------------------|---------------------------|--------------------------|-------------------------------|------|---------|------|
| $V_{OH5}$          | High-level output voltage | $I_{OH} = -100 \mu A$ ,  | $V_{DD}^{*1} = 5 \text{ V}$   | 4.5  | 5       | V    |
| V <sub>OH3.3</sub> | High-level output voltage | $I_{OH} = -100 \mu A$ ,  | $V_{DD}^{*1} = 3.3 \text{ V}$ | 3    | 3.3     | V    |
| V <sub>OH2.5</sub> | High-level output voltage | $I_{OH} = -100 \mu A$ ,  | $V_{DD}^{*1} = 2.5 \text{ V}$ | 2.25 | 2.5     | V    |
| V <sub>OH1.8</sub> | High-level output voltage | $I_{OH} = -100 \mu A$ ,  | V <sub>DD</sub> *1 = 1.8 V    | 1.62 | 1.8     | V    |
| V <sub>OL</sub>    | Low-level output voltage  | I <sub>OH</sub> = 100 μA |                               | 0    | 0.4     | V    |
| I <sub>H</sub>     | High-level input current  | V <sub>IH</sub> = 2.0 V, | V <sub>DD</sub> = 5.25 V      | -10  | 10      | μΑ   |
| IL                 | Low-level input current   | V <sub>IL</sub> = 0.8 V, | V <sub>DD</sub> = 5.25 V      | -10  | 10      | μΑ   |

## SWITCHING CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                                 | TEST CONDITIONS             | MIN | TYP | MAX | UNIT |
|----------------------|-------------------------------------------|-----------------------------|-----|-----|-----|------|
| t <sub>PD(CAD)</sub> | Propagation delay                         | $V_{DD}^{*1} = 5 \text{ V}$ | 5   |     | 30  | ns   |
| t <sub>PD(HPD)</sub> | Propagation delay                         | $V_{DD}^{*1} = 5 \text{ V}$ | 30  |     | 110 | ns   |
| t <sub>T1(HPD)</sub> | HPD logic switch pause time               | $V_{DD}^{*1} = 5 \text{ V}$ | 2   |     | 4.7 | ms   |
| t <sub>T2(HPD)</sub> | HPD logic switch time                     | $V_{DD}^{1} = 5 V$          | 170 |     | 400 | ms   |
| t <sub>M(HPD)</sub>  | Minimum output pulse duration             | $V_{DD}^{+1} = 5 \text{ V}$ | 100 |     |     | ns   |
| t <sub>Z(HPD)</sub>  | Low Power to High-level propagation delay | $V_{DD}^{*1} = 5 \text{ V}$ | 30  | 50  | 110 | ns   |

Submit Documentation Feedback





Figure 1. HPD Test Circuit





Figure 2. HPD Timing Diagram #1





Figure 3. HPD Timing Diagram #2

Port B— Selected



Figure 4. HPD Timing Diagram #3

## **Auxiliary Pins**

The SN75DP128 is designed to support the 1:2 switching of the bidirectional auxiliary signals in both a differential (DisplayPort) mode and an I<sup>2</sup>C (DVI, HDMI) mode. The performance of the Auxiliary bus is optimized based on the status of the selected output port's CAD pin.

0V

Port A Selected



## **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                        | PARAMETER                                | TEST CONDITIONS                                                                          | MIN        | TYP | MAX | UNIT |
|------------------------|------------------------------------------|------------------------------------------------------------------------------------------|------------|-----|-----|------|
| V <sub>Pass1</sub>     | Maximum passthrough voltage (CAD=1)      | $V_{DD} = 4.5 \text{ V}, V_{I} = 5 \text{ V}, I_{O} = 100 \mu\text{A}$                   | 2.4        |     | 3.6 | V    |
| I <sub>OZ</sub>        | Output current from unselected output    | $V_{DD} = 5.25 \text{ V}, V_{O} = 0-3.6 \text{ V}, V_{I} = 0 \text{ V}$                  | <b>-</b> 5 |     | 5   | μΑ   |
| C <sub>IO(off)</sub>   | I/O capacitance when in low power        | DC bias = 1 V, AC = 1.4 Vp-p, F = 100 kHz,                                               |            | 9   | 12  | pF   |
| C <sub>IO(on)</sub>    | I/O capacitance when in normal operation | DC bias = 1 V, AC = 1.4 Vp-p, F = 100 kHz, CAD = High                                    |            | 18  | 25  | pF   |
| r <sub>ON(C0)</sub>    | On resistance                            | $V_{DD} = 4.5 \text{ V}, V_{I} = 0 - 3.6 \text{ V}, I_{O} = 5 \text{ mA}, CAD = Low$     |            | 3.5 | 10  | Ω    |
| $\Delta r_{\text{ON}}$ | On resistance                            | $V_{DD} = 4.5 \text{ V}, V_{I} = 0 - 3.6 \text{ V}, I_{O} = 5 \text{ mA}, CAD = Low$     |            | 1   | 5   | Ω    |
| r <sub>ON(C1)</sub>    | On resistance                            | $V_{DD} = 4.5 \text{ V}, V_{I} = 0.4 \text{ V}, I_{O} = 3 \text{ mA}, CAD = \text{High}$ |            | 10  | 18  | Ω    |

## **SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                         | PARAMETER                           | TEST CONDITIONS                                         | MIN | TYP | MAX | UNIT |
|-------------------------|-------------------------------------|---------------------------------------------------------|-----|-----|-----|------|
| t <sub>sk(AUX)</sub>    | Intra-pair skew                     | $V_{ID} = 400 \text{ mV}, V_{IC} = 2 \text{ V}$         |     | 40  | 80  | ps   |
| I <sub>L(AUX)</sub>     | Single Line Insertion Loss          | $V_{ID}$ = 500 mV, $V_{IC}$ = 2 V, F = 1 MHz, CAD = Low |     |     | 0.4 | dB   |
| t <sub>PLH(AUXC0)</sub> | Propagation delay time, low to high | CAD = Low, F = 1 MHz                                    |     |     | 3   | ps   |
| t <sub>PHL(AUXC0)</sub> | Propagation delay time, high to low | CAD = Low, F = 1 MHz                                    |     |     | 3   | ps   |
| t <sub>PLH(AUXC1)</sub> | Propagation delay time, low to high | CAD = High, F = 100 kHz                                 |     |     | 3   | ns   |
| t <sub>PHL(AUXC1)</sub> | Propagation delay time, high to low | CAD = High, F = 100 kHz                                 |     |     | 3   | ns   |



Figure 5. Auxiliary Channel Test Circuit (CAD = LOW)



Figure 6. Auxiliary Channel Test Circuit (CAD = HIGH)





Figure 7. Auxiliary Channel Skew Measurement



Figure 8. Auxiliary Channel Delay Measurement (CAD = LOW)



Figure 9. Auxiliary Channel Delay Measurement (CAD = HIGH)

#### **Main Link Pins**

The SN75DP128 is designed to support the 1:2 switching of DisplayPort's high speed differential main link. The main link I/O of the SN75DP128 are designed to track the magnitude and frequency characteristics of the input waveform and replicate them on the output. A feature has also been incorporated in the SN75DP128 to either increase or decrease the output amplitude via the resistor connected between the DPVADJ pin and ground.

Submit Documentation Feedback



## **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                     | TEST CONDITIONS                                        | MIN | TYP        | MAX | UNIT |
|---------------------|-----------------------------------------------|--------------------------------------------------------|-----|------------|-----|------|
| $\Delta V_{I/O(2)}$ |                                               | $V_{ID}$ = 200 mV, DPV <sub>adj</sub> = 6.5 k $\Omega$ | 0   | 30         | 60  | mV   |
| $\Delta V_{I/O(3)}$ | Difference between input and output) voltages | $V_{ID}$ = 300 mV, $DPV_{adj}$ = 6.5 k $\Omega$        | -24 | 11         | 36  | mV   |
| $\Delta V_{I/O(4)}$ | (V <sub>OD</sub> – V <sub>ID</sub> )          | $V_{ID}$ = 400 mV, DPV <sub>adj</sub> = 6.5 k $\Omega$ | -45 | -15        | 15  | mV   |
| $\Delta V_{I/O(6)}$ |                                               | $V_{ID}$ = 600 mV, $DPV_{adj}$ = 6.5 k $\Omega$        | -87 | <b>–47</b> | -22 | mV   |
| R <sub>INT</sub>    | Input termination impedance                   |                                                        | 45  | 50         | 55  | Ω    |
| V <sub>Iterm</sub>  | Input termination voltage                     |                                                        | 0   |            | 2   | V    |

## **SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                        | PARAMETER                           | TEST CONDITIONS                                                | MIN | TYP | MAX | UNIT |
|------------------------|-------------------------------------|----------------------------------------------------------------|-----|-----|-----|------|
| t <sub>R/F(DP)</sub>   | Output edge rate (20%–80%)          | Input edge rate = 80 ps (20%-80%)                              |     | 115 | 160 | ps   |
| t <sub>PD</sub>        | Propagation delay time              | F= 1 MHz, V <sub>ID</sub> = 400 mV                             | 200 | 240 | 280 | ps   |
| t <sub>SK(1)</sub>     | Intra-pair skew                     | F= 1 MHz, V <sub>ID</sub> = 400 mV                             |     |     | 20  | ps   |
| t <sub>SK(2)</sub>     | Inter-pair skew                     | F= 1 MHz, V <sub>ID</sub> = 400 mV                             |     |     | 40  | ps   |
| t <sub>DPJIT(PP)</sub> | Peak-to-peak output residual jitter | d <sub>R</sub> = 2.7 Gbps, V <sub>ID</sub> = 400 mV, PRBS 27-1 |     | 25  | 35  | ps   |



Figure 10. Main Link Test Circuit



Figure 11. Main Link  $\Delta V_{I/O}$  and Edge Rate Measurements





Figure 12. Main Link Delay Measurements



Figure 13. Main Link Skew Measurements



## TYPICAL CHARACTERISTICS



Figure 16.

Figure 17.



#### APPLICATION INFORMATION

#### SWITCHING LOGIC

The switching logic of the SN75DP128 is tied to the state of the HPD input pins as well as the priority pin and low power pin. When both HPD\_A and HPD\_B input pins are LOW, the SN75DP128 enters the low power state. In this state the outputs are high impedance, and the device is shutdown to optimize power conservation. When either HPD\_A or HPD\_B goes high, the device enters the normal operational state, and the port associated with the HPD pin that went high is selected. If both HPD\_A and HPD\_B are HIGH, the port selection is determined by the state of the priority pin.

Several key factors were taken into consideration with this digital logic implementation of channel selection as well as HPD repeating. This logic has been divided into the following four scenarios.

- 1. Low power state to active state. There are two possible cases for this scenario depending on the state of the low power pin:
  - Case one: In this case both HPD inputs are initially LOW and the low power pin is also LOW. In this initial state the device is in a low power mode. Once one of the HPD inputs goes to a HIGH state, the device remains in the low power mode with both the main link and auxiliary I/O in a high impedance state. However, the port associated with the HPD input that went HIGH is still selected and the HPD output to the source is enabled and follows the logic state of the input HPD (see Figure 18). The state of the Priority pin has no effect in this scenario as only one HPD input port is active.



Figure 18.

Case two: In this case both HPD inputs are initially LOW and the low power pin is HIGH. In this initial state the device is in a low power mode. Once one of the HPD inputs goes to a HIGH state, the device comes out of the low power mode and enters active mode enabling the main link and auxiliary I/O. The port associated with the HPD input that went HIGH is selected and the HPD output to the source is enabled and follows the logic state of the input HPD (see Figure 19). This is specified as t<sub>Z(HPD)</sub>. Again,the state of the Priority pin has no effect in this scenario as only one HPD input port is active.

Submit Documentation Feedback





Figure 19.

- 2. HPD Changes on the selected port. There are also two possible starting cases for this scenario:
  - Case one: In this case only one HPD input is initially HIGH. The HPD output logic state follows the state of the HPD input. If the HPD input pulses LOW, as may be the case if the Sink device is requesting an interrupt, the HPD output to the source also pulses LOW for the same duration of time with a slight delay (see Figure 20). The delay of this signal through the SN75DP128 is specified as t<sub>PD(HPD)</sub>. If the duration of the LOW pulse is less then t<sub>M(HPD)</sub>, it may not be accurately repeated to the source. If the duration of the LOW pulse exceeds t<sub>T2(HPD)</sub>, the device assumes that an unplug event has occurred and enters the low power state (see Figure 21). Once the HPD input goes high again, the device returns to the active state as indicated in scenario 1. The state of the Priority pin has no effect in this scenario as only one HPD input port is active.



Figure 20.





Figure 21.

Case two: In this case both HPD inputs are initially HIGH and the selected port has been determined by the state of the priority pin. The HPD output logic state follows the state of the selected HPD input. If the HPD input pulses LOW, the HPD output to the source also pulses LOW for the same duration of time, again with a slight delay (see Figure 22). If the duration of the LOW pulse exceeds t<sub>T2(HPD)</sub>, the device assumes that an unplug event has occurred and the other port is selected (see Figure 23). The case in which the previously selected port with priority goes high again is covered in scenario 3.



Figure 22.





Figure 23.

- 3. One channel becomes active while other channel is already selected. There are also two possible starting cases for this scenario:
  - Case one: In this case the HPD input that is initially HIGH is from the port that has priority. Since the port with priority is already selected, any activity on the HPD input from the other port doesnot have any effect on the switch whatsoever (see Figure 24).



Figure 24.

Case two: In this case the HPD input that is initially HIGH is not the port with priority. When the HPD input of the port that has priority goes high, the HPD output is forced LOW for some time in order to simulate an unplug event to the source device. The duration of this LOW output is defined as t<sub>T2(HPD)</sub>. If the HPD input of the port with priority pulses LOW for a short duration while the t<sub>T2(HPD)</sub> timer is counting down, the timer is reset. Once this time has passed the switch switches to the port with priority and the output HPD



once again follows the state of the newly selected channel's HPD input (see Figure 25).



Figure 25.

- 4. 4. Priority pin is toggled. There are also two possible starting cases for this scenario:
  - Case one: In this case only one HPD input is HIGH. A port whose HPD input is LOW cannot be selected.
     In this case, the state of the priority pin has no effect on the switch (see Figure 26).



Figure 26.

Case two: In this case both HPD inputs are HIGH. Changing the state of the priority pin when both HPD inputs are high forces the device to switch which channel is selected. When a state change is detected on the priority pin, the device waits for a short period of time t<sub>T1(HPD)</sub> before responding (see Figure 27). The purpose for this pause is to allow for the priority signal to settle and also to allow the device to ignore potential glitches on the priority pin. Once t<sub>T1(HPD)</sub> has expired, the HPD output is forced LOW for t<sub>T2(HPD)</sub> and the device follows the chain of events outlined in scenario 3 case 2.





Figure 27.

### PACKAGE OPTION ADDENDUM

www.ti.com 13-Jul-2009

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| SN75DP128RTQR    | NRND                  | QFN             | RTQ                | 56   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |
| SN75DP128RTQRG4  | NRND                  | QFN             | RTQ                | 56   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |
| SN75DP128RTQT    | NRND                  | QFN             | RTQ                | 56   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |
| SN75DP128RTQTG4  | NRND                  | QFN             | RTQ                | 56   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

14-Jul-2012 www.ti.com

## TAPE AND REEL INFORMATION

## **REEL DIMENSIONS**





## **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## TAPE AND REEL INFORMATION

## \*All dimensions are nominal

| 7 til dilliononono aro momina |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN75DP128RTQR                 | QFN             | RTQ                | 56 | 2000 | 330.0                    | 16.4                     | 8.3        | 8.3        | 2.25       | 12.0       | 16.0      | Q2               |
| SN75DP128RTQT                 | QFN             | RTQ                | 56 | 250  | 180.0                    | 16.4                     | 8.3        | 8.3        | 2.25       | 12.0       | 16.0      | Q2               |

www.ti.com 14-Jul-2012



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75DP128RTQR | QFN          | RTQ             | 56   | 2000 | 367.0       | 367.0      | 38.0        |
| SN75DP128RTQT | QFN          | RTQ             | 56   | 250  | 210.0       | 185.0      | 35.0        |

# RTQ (S-PVQFN-N56)

# PLASTIC QUAD FLATPACK NO-LEAD



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5—1994.
  - B. This drawing is subject to change without notice.
  - C. QFN (Quad Flatpack No-Lead) Package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
  - F. Package complies to JEDEC MO-220.



# RTQ (S-PVQFN-N56)

## PLASTIC QUAD FLATPACK NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters



# RTQ (S-PVQFN-N56)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">https://www.ti.com</a>>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| roducts | Applications        |               |
|---------|---------------------|---------------|
| udia    | ununu ti com/ou dio | Automotive on |

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio www.ti.com/communications **Amplifiers** amplifier.ti.com Communications and Telecom **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity

www.ti-rfid.com

Pr