# **PLL for DAB Tuner**

The U2753B-CFS is a monolithically integrated PLL circuit fabricated in TEMIC's advanced UHF5S technology. Designed for applications in DAB receivers it controls a VCO to synthesize frequencies in the range of 70 MHz to 500 MHz in a 16 kHz raster; four different reference divide factors can be selected. The lock status

of the phase detector is indicated at a special output pin, six switching outputs can be addressed. An internal frequency doubler provides an output signal having twice the frequency of the reference oscillator. All functions of this IC are controlled by an  $I^2C$  bus.

#### Features

- Microprocessor controlled via I<sup>2</sup>C bus
- 4 addresses selectable

**Block Diagram** 

- Four reference divider factors selectable: 1024, 1120, 1152, 1536
- Programmable 15-bit counter 1:2048 to 1:32767
- Three state phase detector with programmable charge pump
- Deactivation of tuning output programmable
- 6 switching outputs (open collector)
- Reference frequency doubler (open collector output)
- Lock status indication (open collector)

#### Package: SSO20

FDO NFDO 9612014 10 9 Frequency doubles x 2 3 Lock PLCK detector REF 1 Reference divider PD NREF Three state 2 Prog. charge pump VD phase detector RF Main divider 17 NRF 2 Bit 2 Bit 15 Bit latch 4 Bit latch 7 Bit latch latch latch AUX Switches I<sup>2</sup>C bus - Interface / Control 20 6 8 SDA SWC SWE GND VS ADR SCL SWG SWF SWH SWD



#### **TELEFUNKEN Semiconductors** Rev. A1, 30-Sep-96

# **Preliminary Information**



**U2753B-C** 

#### **Ordering and Package Information**

| Extended Type Number | Package | Remarks                       |
|----------------------|---------|-------------------------------|
| U2753B-CFS           | SSO20   |                               |
| U2753B-CFSG3         | SSO20   | Taping according to ICE-286-3 |

#### **Pin Description**



Figure 2. Pinning

| Pin | Symbol | Function                                               |
|-----|--------|--------------------------------------------------------|
| 1   | PD     | Three-state charge pump output                         |
| 2   | VD     | Active filter output                                   |
| 3   | PLCK   | Lock indicating output<br>(open collector)             |
| 4   | REF    | Reference input                                        |
| 5   | NREF   | Reference input (inverted)                             |
| 6   | ADR    | Address selection                                      |
| 7   | SCL    | Clock (I <sup>2</sup> C)                               |
| 8   | SDA    | Data (I <sup>2</sup> C)                                |
| 9   | NFDO   | Frequency doubler output<br>(inverted, open collector) |
| 10  | FDO    | Frequency doubler output<br>(open collector)           |
| 11  | SWC    | Switching output (open collector)                      |
| 12  | SWD    | Switching output (open collector)                      |
| 13  | SWE    | Switching output (open collector)                      |
| 14  | SWF    | Switching output (open collector)                      |
| 15  | SWG    | Switching output (open collector)                      |
| 16  | SWH    | Switching output (open collector)                      |
| 17  | NRF    | RF input (inverted)                                    |
| 18  | RF     | RF input                                               |
| 19  | GND    | Ground                                                 |
| 20  | VS     | Supply voltage                                         |

#### **Functional Description**

The U2753B-C is a low power frequency synthesizer designed for applications in a DAB receiver. Its RF operation range reaches from 70 MHz up to 500 MHz. The device includes input buffers for reference and RF dividers, a reference divider, a programmable RF divider, a tri-state phase detector, a programmable charge pump, six switching outputs, a frequency doubler for the reference input signal and a control unit. The control unit has to be accessed by a micro controller via an I<sup>2</sup>C bus. The programming information is stored in a set of internal registers. A block diagram of this circuit is shown in figure 1. Its pinning can be taken from figure 2. In figure 5 a typical application circuit is given.

#### **Reference Divider**

Four different scaling factors of the reference divider can be selected by means of the bits 'RD1' and 'RD2' in the I<sup>2</sup>C bus instruction code: 1024, 1120, 1152 and 1536. Starting form a reference oscillator frequency of 16.38 MHz/ 17.92 MHz/ 18.432 MHz/ 24.576 MHz, these scaling factors provide a frequency raster of 16 Hz according to the DAB specification. By setting the I<sup>2</sup>C bus bit 'T', a test signal representing the divided input signal can be monitored at the switching output SWC.

#### **Main Divider**

The 15-bit main divider is programmable via the  $I^2C$  bus interface. Scaling factors from 2048 up to 32767 can be selected. By setting the  $I^2C$  bus bit 'T', a test signal representing the divided input signal can be monitored at the switching output SWF.

When the supply voltage is switched on, both the reference divider and the programmable divider are kept in RESET state till a complete scaling factor is written onto the chip. Changes in the setting of the programmable divider become active when the corresponding  $I^2C$  bus transmission has been completed. An internal synchronization procedure ensures that such changes do not become active while the charge pump is sourcing or sinking current at its output pin. This behavior allows a smooth tuning of the output frequency without disturbing the controlled VCO's frequency spectrum.

#### Phase Comparator and Charge Pump

The tristate phase detector causes the charge pump to source or to sink current at the output pin PD depending on the phase relation of its input signals which are provided by the reference and the main divider respectively. Four different values of this current can be selected by means of the I<sup>2</sup>C bus bits 'I50' and 'I100'. The charge pump current can be switched off using the I<sup>2</sup>C bus bit 'TRI'. A change in the setting of the charge pump current becomes active when the corresponding I<sup>2</sup>C bus transmission is completed. As described for the setting of the scaling factor of the programmable divider, an internal synchronization procedure ensures that such changes do not become active while the charge pump is sourcing or sinking current at its output pin. This behavior allows a change in the charge pump current without disturbing the controlled VCO's frequency spectrum.

A high gain amplifier (output pin: VD) which is implemented in order to construct a loop filter as shown in the application circuit can be switched off by means of the  $I^2C$  bus bit 'OS'.

An internal lock detector checks if the phase difference of the input signals of the phase detector is smaller than approximately 250 ns in seven subsequent comparisons. If phase lock is detected, the open collector output pin PLCK is set 'H' (logical value). It should be noted that the output current of this pin must be limited by external circuitry as it is not limited internally. If the I<sup>2</sup>C bus bit 'TRI' is set 'H' the lock detector function is deactivated and the logical value of the PLCK output is undefined.

#### **Switching Outputs**

Six switching outputs controlled by the  $I^2C$  bus bits 'SWC', 'SWD', 'SWE', 'SWF', 'SWG', 'SWH' can be used for any switching task on the fronted board. The currents of these outputs are not limited internally. They have to be limited by external circuitry.

#### **Frequency Doubler**

An internal frequency doubler provides a signal at twice the frequency of the reference signal appearing at the input pins REF and NREF. If the  $l^2C$  bus bit 'OFD' = 'H' the current of its open collector outputs FDO and NFDO is doubled. The frequency doubler function can be switched off by means of the  $l^2C$  bus bit 'OFD'.

The output signal of the frequency doubler is intended to be used in order to construct an LO signal for the IF circuit U2759B in a tuner module.

### I<sup>2</sup>C Bus Interface / Control

Various functions can be controlled by a microprocessorvia its I<sup>2</sup>C bus interface These functions are described in the following section 'I<sup>2</sup>C bus instruction codes' and 'I<sup>2</sup>C bus functions'. By means of the ADR pin four different I<sup>2</sup>C bus addresses can be selected as described in the section 'Electrical characteristics'.

| Description    | MSB |      |                 |                 |                |                 |                 | LSB             |
|----------------|-----|------|-----------------|-----------------|----------------|-----------------|-----------------|-----------------|
| Address byte   | 1   | 1    | 0               | 0               | 0              | AS1             | AS2             | 0               |
| Divider byte 1 | 0   | RD1  | RD2             | Х               | X              | n <sub>14</sub> | n <sub>13</sub> | n <sub>12</sub> |
| Divider byte 2 | Х   | Х    | n <sub>11</sub> | n <sub>10</sub> | n9             | n <sub>8</sub>  | n7              | n <sub>6</sub>  |
| Divider byte 3 | Х   | Х    | n <sub>5</sub>  | n <sub>4</sub>  | n <sub>3</sub> | n <sub>2</sub>  | n <sub>1</sub>  | n <sub>0</sub>  |
| Control byte 1 | 1   | Х    | 0               | OS              | Т              | TRI             | I100            | I50             |
| Control byte 2 | OFD | 2IFD | SWC             | SWD             | SWE            | SWF             | SWG             | SWH             |
| Control byte 3 | Х   | 0    | 0               | 0               | 0              | 0               | 0               | 0               |

#### I<sup>2</sup>C Bus Instruction Codes

# U2753B-C

#### I<sup>2</sup>C Bus Function

| AS1, AS2 | define the I <sup>2</sup> C bus address |
|----------|-----------------------------------------|
|----------|-----------------------------------------|

RD1, RD2 define the scaling factor of the refernce divider:

| RD1 | RD2 | Scaling<br>factor |
|-----|-----|-------------------|
| 0   | 0   | 1120              |
| 1   | 0   | 1152              |
| 0   | 1   | 1024              |
| 1   | 1   | 1536              |

| n <sub>i</sub> | scaling factor (SF) of programmable divider                                                         |
|----------------|-----------------------------------------------------------------------------------------------------|
| 5              | $SF = SUM (n_j 2^j)$                                                                                |
| OS             | OS = H' switches off tuning output                                                                  |
| Т              | for T= 'H' reference signals describing the output frequencies of refernce divider and programmable |
|                | divider are monitored at SWF (main divider) and SWC (reference divider)                             |

TRI TRI = 'H' switches off charge pump

I50, I100 define the charge pump current:

| I50 | I100 | Charge pump<br>Current (nominal) /µA |
|-----|------|--------------------------------------|
| 'L' | 'L'  | 50                                   |
| 'H' | 'L'  | 102                                  |
| 'L' | 'H'  | 151                                  |
| 'H' | 'H'  | 203                                  |

OFD OFD = 'H' switches off frequency

2IFD 2IFD = 'H' doubles the frequency doubler output current

SWa SWa = 'H' switches on output current

#### I<sup>2</sup>C bus Data Transfer

Format:

START - ADR - ACK - <instruction set> - STOP

The <instruction set> consists of a sequence of divider bytes and control bytes each followed by ACK. Divider byte i must be followed by divider byte i + 1 (control byte 1 if i = 3) or the instruction set must be finished. Control bytes have to be handled accordingly.

Examples:

START - ADR - ACK - DB1 - ACK - DB2 - ACK - DB3 - ACK - CB1 - ACK - CB2 - ACK - CB3 - ACK - STOP START - ADR - ACK - CB1 - ADK - CB2 - ACK - STOP

However:

START - ADR - ACK - DB1 - ACK - CB1 - ACK - STOP is not allowed.

Description:

| start condition                |
|--------------------------------|
| stop condition                 |
| acknowledge                    |
| address byte                   |
| divider byte i $(i = 1, 2, 3)$ |
| control byte i $(i = 1, 2, 3)$ |
|                                |



## I<sup>2</sup>C Bus Timing

The values of the drawn periods in figure 3, are specified in the section 'Electrical Characteristics'. A typical pulse diagram is shown in figure 4. **Please note:** due to the  $\mathrm{I}^{2}\mathrm{C}$  bus specification, the MSB of a byte is transmitted first, the LSB last.



Figure 3.

#### 



Figure 4.

#### **Absolute Maximum Ratings**

| Parameter                                     | Symbol           | Conditions     | Value                    | Unit            |
|-----------------------------------------------|------------------|----------------|--------------------------|-----------------|
| Supply voltage                                | VS               |                | -0.3 to 5.5              | V               |
| RF input voltage (AC)                         | RF, NRF          |                | 1                        | V <sub>pp</sub> |
| Reference input voltage (AC)                  | REF, NREF        |                | 1                        | V <sub>pp</sub> |
| I <sup>2</sup> C bus input/ output<br>voltage | SCL<br>SDA       |                | -0.3 to V <sub>s</sub>   | V               |
| SDA output current                            | SDA              |                | 5                        | mA              |
| Address select voltage                        | ADR              |                | -0.3 to V <sub>s</sub>   | V               |
| Switch output current                         | SWa              | Open collector | 4                        | mA              |
| Switch output voltage                         | SWa              | Open collector | -0.3 to 5.5              | V               |
| PLCK output current                           | PLCK             | Open collector | 0.5                      | mA              |
| PLCK output voltage                           | PLCK             | Open collector | -0.3 to 5.5              | V               |
| Frequency doubler output voltage              | FDO, NFDO        | Open collector | V <sub>s</sub> -1 to 5.5 | V               |
| Ambient temperature range                     | T <sub>amb</sub> |                | -40 to 85                | °C              |
| Junction temperature                          | Tj               |                | 125                      | °C              |
| Storage temperature                           | T <sub>stg</sub> |                | -40 to 125               | °C              |

#### **Thermal Resistance**

| Parameter        | Symbol            | Conditions | Value | Unit |
|------------------|-------------------|------------|-------|------|
| Junction ambient | R <sub>thJA</sub> | SSO20      | 140   | K/W  |

#### **Electrical Characteristics**

Test conditions:  $V_S = 5 V$ ,  $T_{amb} = 27^{\circ}C$ , unless otherwise specified

| Parameters                             | Test Conditions / Pins                                                                               | Symbol            | Min. | Тур.                         | Max.  | Unit |
|----------------------------------------|------------------------------------------------------------------------------------------------------|-------------------|------|------------------------------|-------|------|
| Supply voltage                         |                                                                                                      | Vs                | 4.5  | 5                            | 5.5   | V    |
| Supply current V <sub>S</sub>          | $SW_a = 'L', PLCK = 'L',$<br>TRI = 'L', OS = 'L',<br>I50 = 'H', I100 = 'H',<br>OFD = 'L', 2IFD = 'L' | I <sub>S</sub>    | 12.0 | 15.1                         | 18.1  | mA   |
| Scaling factor of programmable divider |                                                                                                      | SF                | 2048 |                              | 32767 |      |
| Scaling factor of reference divider    | RD1 = 'L', RD2 = 'L'<br>RD1 = 'H', RD2 = 'L'<br>RD1 = 'L', RD2 = 'H'<br>RD1 = 'H', RD2 = 'H'         | SF <sub>ref</sub> |      | 1120<br>1152<br>1024<br>1536 |       |      |
| Tuning step                            | 17.920 MHz/<br>18.432 MHz/<br>16.384 MHz/<br>24.576 MHz<br>ref. frequency                            | f <sub>rast</sub> |      | 16                           |       | kHz  |

| Parameters                                   | Test Conditions / Pins                 | Symbol                           | Min.               | Тур.      | Max.               | Unit              |
|----------------------------------------------|----------------------------------------|----------------------------------|--------------------|-----------|--------------------|-------------------|
| RF input, RF, NRF                            |                                        |                                  |                    |           |                    |                   |
| Input frequency range                        | $V_{S} = 4.5 V, T_{amb} = 20^{\circ}C$ |                                  | 70                 |           | 500                | MHz               |
| Input sensitivity                            |                                        | V <sub>rfs</sub>                 |                    | 10        | 20                 | mV <sub>rms</sub> |
| Max. input signal                            |                                        | V <sub>rfmax</sub>               |                    |           | 300                | mV <sub>rms</sub> |
| Input impedance                              | Differential                           | Z <sub>rf</sub>                  |                    | 200       |                    | Ω                 |
| VSWR                                         |                                        | VSWR <sub>rf</sub>               |                    | 2         |                    |                   |
| <b>REF input, REF, NREF</b>                  |                                        |                                  |                    |           |                    |                   |
| Input frequency range                        | $V_{\rm S} = 4.5  \rm V,$              | f <sub>ref</sub>                 | 5                  | 17.92     | 30                 | MHz               |
|                                              | $T_{amb} = 20^{\circ}C$                |                                  |                    | 18.432    |                    |                   |
| Input sensitivity                            |                                        | V <sub>refs</sub>                |                    | 10        | 50                 | mV <sub>rms</sub> |
| Max. input signal                            |                                        | V <sub>refmax</sub>              |                    |           | 300                | mV <sub>rms</sub> |
| Input impedance                              | Single ended                           | Z <sub>ref</sub>                 |                    | 2.7       |                    | kΩ                |
|                                              |                                        |                                  |                    | 2.5       |                    | pF                |
| Phase detector, PD                           |                                        | 1                                |                    | 1         | 1                  | 1                 |
| Charge pump                                  | I100 = 'H', I150 = 'H'                 | $\pm I_{PD4}$                    | ±160               | $\pm 203$ | $\pm 240$          | μA                |
|                                              | I100 = 'H', I50 = 'L'                  | $\pm I_{PD3}$                    | ±120               | ±151      | ±180               | μΑ                |
|                                              | I100 = 'L', I50 = 'H'                  | $\pm I_{PD2}$                    | ± 80               | ±102      | ±120               | μΑ                |
|                                              | 1100 = 'L', 150 = 'L'<br>TRI = 'H'     | $\pm I_{PD1}$                    | $\pm 40$           | ±50       | $\pm 60$           | μA                |
|                                              | IRI = H                                | $\pm I_{PD, TRI}$                |                    |           | ±100               | nA                |
| Phase noise                                  | I100 = 'H', I50 = 'H'                  | L <sub>PD</sub>                  |                    | -155      |                    | dBc/Hz            |
| Lock indication, PLCK                        |                                        | -                                |                    |           | •                  | •                 |
| Leakage current                              | $V_{PLCK} = 5.5 V$                     | I <sub>PLCK, L</sub>             |                    |           | 10                 | μΑ                |
| Saturation voltage                           | IPLCK = 0.5 mA                         | V <sub>PLCK, s</sub> at          |                    |           | 0.5                | V                 |
| Frequency doubler, FDO,                      | NFDO                                   | -                                |                    | -         | •                  | •                 |
| Output current                               | $V_{FDO} = V_S$                        | I <sub>FDOL</sub> ,              | 0.4                | 0.5       | 0.6                | mA <sub>pp</sub>  |
|                                              | $V_{\rm NFDO} = V_{\rm S}$             | I <sub>NFDOL</sub>               |                    |           |                    |                   |
|                                              | 2IFD = L'                              |                                  |                    |           |                    |                   |
|                                              | $V_{FDO} = V_S$                        | I <sub>FDOH</sub>                | 0.8                | 1.0       | 1.2                | mA <sub>pp</sub>  |
|                                              | $V_{\rm NFDO} = V_{\rm S}$             | I <sub>NFDOH</sub>               |                    |           |                    |                   |
|                                              | 2IFD = 'H'                             | <b>X</b> 7                       |                    |           |                    | **                |
| Minimum output voltage                       | $V_{\rm S} = 5 \ {\rm V}$              | V <sub>FDO</sub>                 | 4                  |           |                    | V                 |
| Caritahaa CWa                                |                                        | V <sub>NFDO</sub>                |                    |           |                    |                   |
| Switches, SWa                                | V _ 5 5 V                              | Т                                |                    |           | 10                 |                   |
| Leakage current<br>Saturation voltage        | $V_{SWa} = 5.5 V$                      | I <sub>SW, L</sub>               |                    |           | 10<br>0.5          | μA<br>V           |
| Ŭ                                            | $I_{SWa} = 4 \text{ mA}$               | V <sub>SW</sub> , sat            |                    |           | 0.5                | v                 |
| Address selection, ADR $AS1 = 0$ , $AS2 = 0$ |                                        |                                  | 0                  |           | 01.V.              |                   |
|                                              |                                        |                                  | 0                  |           | 0.1 V <sub>S</sub> |                   |
| AS1 = 0, AS2 = 1                             |                                        |                                  | 0.4.17             | open      | 0 C V              |                   |
| AS1 = 1, AS2 = 0                             |                                        |                                  | 0.4 V <sub>S</sub> |           | 0.6 V <sub>S</sub> |                   |
| AS1 = 1, AS2 = 1 $I2C bus, SCL, SDA$         |                                        |                                  | 0.9 V <sub>S</sub> |           | VS                 |                   |
|                                              |                                        | N/                               | 2                  |           | 5.5                | V                 |
| Input voltage, SCL/SDA                       | 'HIGH'<br>'LOW'                        | V <sub>H</sub><br>V <sub>t</sub> | 3                  |           | 5.5<br>1.5         |                   |
| Output voltage SDA                           |                                        | VL                               |                    |           |                    | V<br>V            |
| (open collector)                             | $I_{SDA} = 2 \text{ mA}$<br>SDA = 'L'  |                                  |                    |           | 0.4                | l v               |
| SCL clock frequency                          |                                        | f <sub>SCL</sub>                 | 0.1                |           | 100                | kHz               |
| Rise time (SCL, SDA)                         |                                        |                                  | 0.1                |           | 100                | μs                |
| Fall time (SCL, SDA)                         |                                        | t <sub>r</sub>                   |                    |           | 300                | · ·               |
| ran time (SCL, SDA)                          |                                        | tf                               |                    |           |                    | ns                |



| Parameters                | Test Conditions / Pins | Symbol             | Min. | Тур. | Max. | Unit |
|---------------------------|------------------------|--------------------|------|------|------|------|
| Time before new transmis- |                        | t <sub>buf</sub>   | 4.7  |      |      | μs   |
| sion can be started       |                        |                    |      |      |      |      |
| SCL 'H' perion            |                        | t <sub>high</sub>  | 4    |      |      | μs   |
| SCL 'L'                   |                        | t <sub>low</sub>   | 4.7  |      |      | μs   |
| Hold time START           |                        | t <sub>hdsta</sub> | 4    |      |      | μs   |
| Set up time START         |                        | t <sub>susta</sub> | 4.7  |      |      | μs   |
| Set up time STOP          |                        | t <sub>sustp</sub> | 4.7  |      |      | μs   |
| fHold time DATA           |                        | t <sub>hddat</sub> | 0    |      |      | μs   |
| Set up time DATA          |                        | t <sub>sudat</sub> | 250  |      |      | ns   |

#### **Application Circuit**



TELEFUNKEN Semiconductors Rev. A1, 30-Sep-96



#### Package SSO20

Dimensions in mm



### **Ozone Depleting Substances Policy Statement**

#### It is the policy of TEMIC TELEFUNKEN microelectronic GmbH to

- 1. Meet all present and future national and international statutory requirements.
- 2. Regularly and continuously improve the performance of our products, processes, distribution and operating systems with respect to their impact on the health and safety of our employees and the public, as well as their impact on the environment.

It is particular concern to control or eliminate releases of those substances into the atmosphere which are known as ozone depleting substances (ODSs).

The Montreal Protocol (1987) and its London Amendments (1990) intend to severely restrict the use of ODSs and forbid their use within the next ten years. Various national and international initiatives are pressing for an earlier ban on these substances.

**TEMIC TELEFUNKEN microelectronic GmbH** semiconductor division has been able to use its policy of continuous improvements to eliminate the use of ODSs listed in the following documents.

- 1. Annex A, B and list of transitional substances of the Montreal Protocol and the London Amendments respectively
- 2. Class I and II ozone depleting substances in the Clean Air Act Amendments of 1990 by the Environmental Protection Agency (EPA) in the USA
- 3. Council Decision 88/540/EEC and 91/690/EEC Annex A, B and C (transitional substances) respectively.

**TEMIC** can certify that our semiconductors are not manufactured with ozone depleting substances and do not contain such substances.

We reserve the right to make changes to improve technical design and may do so without further notice. Parameters can vary in different applications. All operating parameters must be validated for each customer application by the customer. Should the buyer use TEMIC products for any unintended or unauthorized application, the buyer shall indemnify TEMIC against all claims, costs, damages, and expenses, arising out of, directly or indirectly, any claim of personal damage, injury or death associated with such unintended or unauthorized use.

TEMIC TELEFUNKEN microelectronic GmbH, P.O.B. 3535, D-74025 Heilbronn, Germany Telephone: 49 (0)7131 67 2831, Fax number: 49 (0)7131 67 2423