

# BIPOLAR ANALOG INTEGRATED CIRCUIT $\mu PC4572$

# LOW SUPPLY VOLTAGE, ULTRA LOW-NOISE, HIGH SPEED, WIDE BAND, LOW IB DUAL OPERATIONAL AMPLIFIER

#### **DESCRIPTION**

The  $\mu$ PC4572 is a dual wide band, ultra low noise operational amplifier designed for low supply voltage operation Of +4 V to +14 V single supply and ±2 V to ±7 V split supplies. Using high hFE PNP transistors for the input circuit, Input bias current and input equivalent noise are better than conventional wide band operational amplifier.

The  $\mu$ PC4572 is an excellent choice for preamplifiers and active filters in audio, instrumentation, and communication circuit.

#### **FEATURES**

Ultra low noise: en = 4.0 nV/ √Hz
 Low input bias current: 100 nA

• High slew rate: 6 V/ μs

• Low supply voltage:  $\pm 2$  V to  $\pm 7$  V (Split)

+4 V to +14 V (Single)

• Internal frequency compensation

#### **★ ORDERING INFORMATION**

| Part Number       | Package                           |
|-------------------|-----------------------------------|
| μPC4572C          | 8-pin plastic DIP (7.62 mm (300)) |
| μPC4572C(5)       | 8-pin plastic DIP (7.62 mm (300)) |
| μPC4572G2         | 8-pin plastic SOP (5.72 mm (225)) |
| μPC4572G2(5)      | 8-pin plastic SOP (5.72 mm (225)) |
| $\mu$ PC4572HA    | 9-pin plastic slim SIP            |
| $\mu$ PC4572HA(5) | 9-pin plastic slim SIP            |
|                   |                                   |

#### **EQUIVALENT CIRCUIT (1/2 Circuit)**



#### PIN CONFIGURATION (Top View)

 $\mu$ PC4572C, 4572C(5), 4572G2, 4572G2(5)





The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all devices/types available in every country. Please check with local NEC representative for availability and additional information.

#### ABSOLUTE MAXIMUM RATINGS (TA = 25°C)

| Parameter                        |                          | Symbol           | Ratings                                    | Unit |
|----------------------------------|--------------------------|------------------|--------------------------------------------|------|
| Voltage between V <sup>+</sup> a | and V <sup>- Note1</sup> | $V^+ - V^-$      | -0.3 to +15                                | V    |
| Differential Input Volta         | age                      | Vid              | ±10                                        | V    |
| Input Voltage Note2              |                          | Vı               | V <sup>-</sup> -0.3 to V <sup>+</sup> +0.3 | V    |
| Output Voltage Note3             |                          | Vo               | V <sup>-</sup> -0.3 to V <sup>+</sup> +0.3 | V    |
| Power Dissipation                | C Package Note4          | PT               | 350                                        | mW   |
|                                  | G2 Package Note5         |                  | 440                                        | mW   |
|                                  | HA Package Note4         |                  | 350                                        | mW   |
| Output Short Circuit I           | Ouration Note6           |                  | 10                                         | sec  |
| Operating Ambient Temperature    |                          | TA               | -20 to +80                                 | °C   |
| Storage Temperature              |                          | T <sub>stg</sub> | -55 to +125                                | °C   |

**Notes 1.** Reverse connection of supply voltage can cause destruction.

- 2. The input voltage should be allowed to input without damage or destruction. Even during the transition period of supply voltage, power on/off etc., this specification should be kept. The normal operation will establish when the both inputs are within the Common Mode Input Voltage Range of electrical characteristics.
- 3. This specification is the voltage, which should be allowed to supply to the output terminal from external without damage or destructive. Even during the transition period of supply voltage, power on/off etc., this specification should be kept. The output voltage of normal operation will be the Output Voltage Swing of electrical characteristics.
- 4. Thermal derating factor is -5.0 mW/°C when ambient temperature is higher than 55°C.
- **5.** Thermal derating factor is –4.4 mW/°C when ambient temperature is higher than 25°C.
- **6.** Pay careful attention to the total power dissipation not to exceed the absolute maximum ratings, Note 4 and Note 5.

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                             | Symbol         | MIN. | TYP.    | MAX. | Unit |
|---------------------------------------|----------------|------|---------|------|------|
| Supply Voltage (Split)                | V <sup>±</sup> | ±2   | ±5      | ±7   | V    |
| Supply Voltage (V <sup>-</sup> = GND) | V <sup>+</sup> | +4   | +5/ +12 | +14  | V    |
| Output Current                        | lo             |      |         | ±10  | mA   |
| Capacitive Load (A <sub>V</sub> = +1) | CL             |      |         | 100  | pF   |



### $\mu$ PC4572C, $\mu$ PC4572G2, $\mu$ PC4572HA ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = 25°C, V<sup>±</sup> = ±5 V)

| Parameter                                 | Symbol                    | Conditions                                             | MIN.  | TYP.   | MAX. | Unit          |
|-------------------------------------------|---------------------------|--------------------------------------------------------|-------|--------|------|---------------|
| Input Offset Voltage                      | Vio                       | Rs ≤ 50 Ω                                              |       | ±0.3   | ±5   | mV            |
| Input Offset Current Note                 | lio                       |                                                        |       | ±10    | ±100 | nA            |
| Input Bias Current Note                   | lв                        |                                                        |       | 100    | 400  | nA            |
| Large Signal Voltage Gain                 | Av                        | $R_L \ge 2 \ k\Omega$ , $V_O = \pm 2 \ V$              | 10000 | 100000 |      |               |
| Supply Current                            | Icc                       | Io = 0 A, Both Amplifiers                              |       | 4.5    | 7    | mA            |
| Common Mode Rejection Ratio               | CMR                       |                                                        | 70    | 90     |      | dB            |
| Supply Voltage Rejection Ratio            | SVR                       |                                                        | 70    | 85     |      | dB            |
| Output Voltage Swing                      | Vom                       | R <sub>L</sub> ≥ 10 kΩ                                 | ±3.3  | ±3.7   |      | V             |
|                                           |                           | $R_L \ge 2 \ k\Omega$                                  | ±3.0  | ±3.5   |      |               |
| Common Mode Input Voltage Range           | Vісм                      |                                                        | ±3.5  | ±4     |      | V             |
| Output Short Circuit Current              | O short                   | R <sub>L</sub> = 0                                     | ±15   | ±20    |      | mA            |
| Slew Rate                                 | SR                        | $AV = 1, RL \ge 2 k\Omega$                             | 3.5   | 6      |      | V/ μs         |
| Gain Band Width Product                   | GBW                       | fo = 100 kHz                                           | 10    | 16     |      | MHz           |
| Unity Gain Frequency                      | funity                    | open loop                                              |       | 9      |      | MHz           |
| Phase Margin                              | фunity                    | open loop                                              |       | 60     |      | degree        |
| Total Harmonic Distortion                 | THD                       | $V_0 = 1$ $V_{r.m.s.}$ , $f = 20$ Hz to 20 kHz (Fig.1) |       | 0.002  |      | %             |
| Input Equivalent Noise Voltage            | Vn                        | RIAA (Fig.2)                                           |       | 0.8    |      | $\mu$ Vr.m.s. |
|                                           |                           | FLAT+JIS A, Rs = $100 \Omega$ (Fig.3)                  |       | 0.5    | 0.65 |               |
| Input Equivalent Noise Voltage Density    | <b>e</b> n                | fo = 10 Hz                                             |       | 4.5    |      | nV/√Hz        |
|                                           |                           | fo = 1 kHz                                             |       | 4.0    |      |               |
| Input Equivalent Noise Current Density    | İn                        | fo = 1 kHz                                             |       | 0.7    |      | pA/√Hz        |
| Channel Separation                        |                           | f = 20 Hz to 20 kHz                                    |       | 120    |      | dB            |
| Average V <sub>IO</sub> Temperature Drift | $\Delta V$ io/ $\Delta T$ |                                                        |       | ±2     |      | μV/°C         |

Note Input bias currents flow out from IC. Because each currents are base current of PNP-transistor on input stage.

#### ELECTRICAL CHARACTERISTICS (TA = 25°C, V<sup>±</sup> = 5 V, V<sup>-</sup> = GND)

| Parameter                       | Symbol | Conditions                                                                   | MIN. | TYP.  | MAX. | Unit  |
|---------------------------------|--------|------------------------------------------------------------------------------|------|-------|------|-------|
| Input Offset Voltage            | Vio    | Rs ≤ 50 Ω                                                                    |      | ±0.3  | ±5   | mV    |
| Input Offset Current Note       | lio    |                                                                              |      | ±10   | ±100 | nA    |
| Input Bias Current Note         | Ів     |                                                                              |      | 100   | 400  | nA    |
| Large Signal Voltage Gain       | Av     | $R_L \ge 2 \ k\Omega$                                                        | 8000 | 80000 |      |       |
| Supply Current                  | Icc    | Io = 0 A, Both Amplifiers                                                    |      | 4     | 6    | mA    |
| Common Mode Rejection Ratio     | CMR    |                                                                              | 60   | 75    |      | dB    |
| Supply Voltage Rejection Ratio  | SVR    |                                                                              | 60   | 70    |      | dB    |
| Output Voltage (High)           | Vон    | $R_L \ge 2 \text{ k}\Omega \text{ (}R_L \text{ to } 1/2 \text{ V}^+\text{)}$ | 3.2  | 3.5   |      | V     |
| Output Voltage (Low)            | Vol    | $R_L \ge 2 \text{ k}\Omega \text{ (}R_L \text{ to } 1/2 \text{ V}^+\text{)}$ |      | 1.3   | 1.6  | V     |
| Common Mode Input Voltage Range | Vісм   |                                                                              | 1.5  |       | 3.5  | V     |
| Slew Rate                       | SR     | Av = 1                                                                       |      | 4     |      | V/ μs |
| Gain Band Width Product         | GBW    |                                                                              |      | 12    |      | MHz   |

Note Input bias currents flow out from IC. Because each currents are base current of PNP-transistor on input stage.

Data Sheet G15972EJ4V0DS 3



## $\mu$ PC4572C(5), $\mu$ PC4572G2(5), $\mu$ PC4572HA(5) ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = 25°C, V<sup>±</sup> = ±5 V)

| Parameter                                 | Symbol         | Conditions                                            | MIN.         | TYP.   | MAX. | Unit          |
|-------------------------------------------|----------------|-------------------------------------------------------|--------------|--------|------|---------------|
| Input Offset Voltage                      | Vio            | $Rs \le 50 \Omega$                                    |              | ±0.3   | ±1.5 | mV            |
| Input Offset Current Note                 | lio            |                                                       |              | ±10    | ±50  | nA            |
| Input Bias Current Note                   | Ів             |                                                       |              | 100    | 200  | nA            |
| Large Signal Voltage Gain                 | Av             | $R_L \ge 2 \text{ k}\Omega$ , $V_0 = \pm 2 \text{ V}$ | 30000        | 100000 |      |               |
| Supply Current                            | Icc            | lo = 0 A, Both Amplifiers                             |              | 4.5    | 5.5  | mA            |
| Common Mode Rejection Ratio               | CMR            |                                                       | 75           | 90     |      | dB            |
| Supply Voltage Rejection Ratio            | SVR            |                                                       | 70           | 85     |      | dB            |
| Output Voltage Swing                      | Vom            | R <sub>L</sub> ≥ 10 kΩ                                | ±3.45        | ±3.7   |      | V             |
|                                           |                | $R_L \ge 2 \ k\Omega$                                 | ±3.3         | ±3.5   |      |               |
| Common Mode Input Voltage Range           | Vісм           |                                                       | +3.8<br>-3.7 | ±4     |      | V             |
| Output Short Circuit Current              | IO short       | R <sub>L</sub> = 0                                    | ±15          | ±20    |      | mA            |
| Slew Rate                                 | SR             | $A_V = 1, R_L \ge 2 k\Omega$                          | 3.5          | 6      |      | V/ μs         |
| Gain Band Width Product                   | GBW            | fo = 100 kHz                                          | 10           | 16     |      | MHz           |
| Unity Gain Frequency                      | funity         | open loop                                             |              | 9      |      | MHz           |
| Phase Margin                              | <b>ф</b> unity | open loop                                             |              | 60     |      | degree        |
| Total Harmonic Distortion                 | THD            | $Vo = 1$ $V_{r.m.s.}$ , $f = 20$ Hz to 20 kHz (Fig.1) |              | 0.002  |      | %             |
| Input Equivalent Noise Voltage            | Vn             | RIAA (Fig.2)                                          |              | 0.8    |      | $\mu$ Vr.m.s. |
|                                           |                | FLAT+JIS A, Rs = 100 $\Omega$ (Fig.3)                 |              | 0.5    | 0.65 |               |
| Input Equivalent Noise Voltage Density    | <b>e</b> n     | fo = 10 Hz                                            |              | 4.5    |      | nV/√Hz        |
|                                           |                | fo = 1 kHz                                            |              | 4.0    |      |               |
| Input Equivalent Noise Current Density    | İn             | fo = 1 kHz                                            |              | 0.7    |      | pA/√Hz        |
| Channel Separation                        |                | f = 20 Hz to 20 kHz                                   |              | 120    |      | dB            |
| Average V <sub>IO</sub> Temperature Drift | ΔV10/ΔΤ        |                                                       |              | ±2     |      | μV/°C         |

**Note** Input bias currents flow out from IC. Because each currents are base current of PNP-transistor on input stage.

#### ELECTRICAL CHARACTERISTICS ( $T_A = 25^{\circ}C$ , $V^+ = 5 \text{ V}$ , $V^- = \text{GND}$ )

| Parameter                       | Symbol | Conditions                                                 | MIN.  | TYP.  | MAX. | Unit  |
|---------------------------------|--------|------------------------------------------------------------|-------|-------|------|-------|
| Input Offset Voltage            | Vio    | Rs ≤ 50 Ω                                                  |       | ±0.3  | ±1.5 | mV    |
| Input Offset Current Note       | lio    |                                                            |       | ±10   | ±50  | nA    |
| Input Bias Current Note         | Ів     |                                                            |       | 100   | 200  | nA    |
| Large Signal Voltage Gain       | Av     | $R_L \ge 2 \ k\Omega$ ,                                    | 40000 | 80000 |      |       |
| Supply Current                  | Icc    | Io = 0 A, Both Amplifiers                                  |       | 4     | 5    | mA    |
| Common Mode Rejection Ratio     | CMR    |                                                            | 65    | 75    |      | dB    |
| Supply Voltage Rejection Ratio  | SVR    |                                                            | 60    | 70    |      | dB    |
| Output Voltage (High)           | Vон    | $R_L \ge 2 \text{ k}\Omega \text{ (RL to 1/2 V}^+\text{)}$ | 3.4   | 3.5   |      | V     |
| Output Voltage (Low)            | Vol    | $R_L \ge 2 \text{ k}\Omega \text{ (RL to 1/2 V}^+\text{)}$ |       | 1.3   | 1.45 | V     |
| Common Mode Input Voltage Range | Vісм   |                                                            | 1.2   |       | 3.8  | V     |
| Slew Rate                       | SR     | Av = 1                                                     |       | 4     |      | V/ μs |
| Gain Band Width Product         | GBW    |                                                            |       | 12    |      | MHz   |

Note Input bias currents flow out from IC. Because each currents are base current of PNP-transistor on input stage.



#### **MEASUREMENT CIRCUITS**

Fig. 1 Total Harmonic Distortion Measurement Circuit



Fig. 2 Noise Measurement Circuit (RIAA)



Fig. 3 Flat Noize Measurement Circuit (FLAT + JIS A)



Data Sheet G15972EJ4V0DS 5

# TYPICAL PERFORMANCE CHARACTERISTICS (T<sub>A</sub> = 25°C, TYP.)























# PACKAGE DRAWINGS (Unit: mm)

#### 8-PIN PLASTIC DIP (7.62 mm (300))







#### NOTES

- 1. Each lead centerline is located within 0.25 mm of its true position (T.P.) at maximum material condition.
- 2. Item "K" to center of leads when formed parallel.

| ITEM | MILLIMETERS            |
|------|------------------------|
| Α    | 10.16 MAX.             |
| В    | 1.27 MAX.              |
| С    | 2.54 (T.P.)            |
| D    | 0.50-0.10              |
| F    | 1.4 MIN.               |
| G    | 3.2-0.3                |
| Н    | 0.51 MIN.              |
| I    | 4.31 MAX.              |
| J    | 5.08 MAX.              |
| K    | 7.62 (T.P.)            |
| L    | 6.4                    |
| М    | $0.25^{+0.10}_{-0.05}$ |
| N    | 0.25                   |
| Р    | 0.9 MIN.               |
| R    | 0~15                   |
| _    |                        |

P8C-100-300B,C-2

#### 8-PIN PLASTIC SOP (5.72 mm (225))



detail of lead end







#### NOTE

Each lead centerline is located within 0.12 mm of its true position (T.P.) at maximum material condition.

| ITEM | MILLIMETERS                                       |
|------|---------------------------------------------------|
| Α    | $5.2 \begin{array}{l} +0.17 \\ -0.20 \end{array}$ |
| В    | 0.78 MAX.                                         |
| С    | 1.27 (T.P.)                                       |
| D    | $0.42^{+0.08}_{-0.07}$                            |
| Е    | 0.1-0.1                                           |
| F    | 1.59-0.21                                         |
| G    | 1.49                                              |
| Н    | 6.5-0.3                                           |
| 1    | 4.4-0.15                                          |
| J    | 1.1-0.2                                           |
| K    | $0.17^{+0.08}_{-0.07}$                            |
| L    | 0.6-0.2                                           |
| М    | 0.12                                              |
| N    | 0.10                                              |
| Р    | 3 <sup>+7</sup> <sub>-3</sub>                     |

S8GM-50-225B-6

#### 9-PIN PLASTIC SLIM SIP



#### NOTE

Each lead centerline is located within 0.25 mm of its true position (T.P.) at maximum material condition.

| ITEM | MILLIMETERS            |
|------|------------------------|
| Α    | 22.86 MAX.             |
| С    | 1.1 MIN.               |
| F    | 0.5-0.1                |
| G    | 0.25                   |
| Н    | 2.54                   |
| J    | 1.27 MAX.              |
| K    | 0.51 MIN.              |
| М    | 5.08 MAX.              |
| N    | 2.8-0.2                |
| Q    | 5.75 MAX.              |
| U    | 1.5 MAX.               |
| V    | $0.25^{+0.10}_{-0.05}$ |
| Y    | 3.2-0.5                |
| Z    | 1.1 MIN.               |
|      | DQHA-25/R-3            |

P9HA-254B-2



#### **★ RECOMMENDED SOLDERING CONDITIONS**

When soldering this product, it is highly recommended to observe the conditions as shown below. If other soldering processes are used, or if the soldering is performed under different conditions, please make sure to consult with our sales offices.

For more details, refer to below our document.

"SEMICONDUCTOR DEVICE MOUNTING TECHNOLOGY MANUAL" (C10535E).

#### **Type of Surface Mount Device**

μPC4572G2, 4572G2(5): 8-pin plastic SOP (5.72 mm (225) )

| Process                | Conditions                                                                                                                                                                            | Symbol    |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| Infrared Ray Reflow    | Peak temperature: 230°C or below (Package surface temperature), Reflow time: 30 seconds or less (at 210°C or higher), Maximum number of reflow processes: 1 time.                     | IR30-00-1 |
| Vapor Phase Soldering  | Peak temperature: 215°C or below (Package surface temperature), Reflow time: 40 seconds or less (at 200°C or higher), Maximum number of reflow processes: 1 time.                     | VP15-00-1 |
| Wave Soldering         | Solder temperature: 260°C or below, Flow time: 10 seconds or less,  Maximum number of flow processes: 1 time,  Pre-heating temperature: 120°C or below (Package surface temperature). | WS60-00-1 |
| Partial Heating Method | Pin temperature: 300°C or below, Heat time: 3 seconds or less (Per each side of the device).                                                                                          | -         |

Caution Apply only one kind of soldering condition to a device, except for "partial heating method", or the device will be damaged by heat stress.

#### Type of Through-hole Device

 $\mu$ PC4572C, 4572C(5): 8-pin plastic DIP (7.62 mm (300) ),  $\mu$ PC4572HA, 4572HA(5): 9-pin plastic slim SIP

| Process                | Conditions                                                                     |
|------------------------|--------------------------------------------------------------------------------|
| Wave Soldering         | Solder temperature: 260°C or below,                                            |
| (only to leads)        | Flow time: 10 seconds or less.                                                 |
| Partial Heating Method | Pin temperature: 300°C or below, Heat time: 3 seconds or less (per each lead). |

Caution For through-hole device, the wave soldering process must be applied only to leads, and make sure that the package body does not get jet soldered.

Data Sheet G15972EJ4V0DS 11

- The information in this document is current as of February, 2002. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC's data sheets or data books, etc., for the most up-to-date specifications of NEC semiconductor products. Not all products and/or types are available in every country. Please check with an NEC sales representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without prior written consent of NEC. NEC assumes no responsibility for any errors that may appear in this document.
- NEC does not assume any liability for infringement of patents, copyrights or other intellectual property rights of
  third parties by or arising from the use of NEC semiconductor products listed in this document or any other
  liability arising from the use of such products. No license, express, implied or otherwise, is granted under any
  patents, copyrights or other intellectual property rights of NEC or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative
  purposes in semiconductor product operation and application examples. The incorporation of these
  circuits, software and information in the design of customer's equipment shall be done under the full
  responsibility of customer. NEC assumes no responsibility for any losses incurred by customers or third
  parties arising from the use of these circuits, software and information.
- While NEC endeavours to enhance the quality, reliability and safety of NEC semiconductor products, customers
  agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize
  risks of damage to property or injury (including death) to persons arising from defects in NEC
  semiconductor products, customers must incorporate sufficient safety measures in their design, such as
  redundancy, fire-containment, and anti-failure features.
- NEC semiconductor products are classified into the following three quality grades:
   "Standard", "Special" and "Specific". The "Specific" quality grade applies only to semiconductor products
   developed based on a customer-designated "quality assurance program" for a specific application. The
   recommended applications of a semiconductor product depend on its quality grade, as indicated below.
   Customers must check the quality grade of each semiconductor product before using it in a particular
  - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
  - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
  - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC semiconductor products is "Standard" unless otherwise expressly specified in NEC's data sheets or data books, etc. If customers wish to use NEC semiconductor products in applications not intended by NEC, they must contact an NEC sales representative in advance to determine NEC's willingness to support a given application.

(Note)

- (1) "NEC" as used in this statement means NEC Corporation and also includes its majority-owned subsidiaries.
- (2) "NEC semiconductor products" means any semiconductor product developed or manufactured by or for NEC (as defined above).