

# MOS INTEGRATED CIRCUIT $\mu$ PD16448A

# SOURCE DRIVER FOR 240-OUTPUT TFT-LCD (NAVIGATION, AUTOMOBILE LCD-TV)

 $\mu$ PD16448A is a source driver for TFT liquid crystal panels. This IC consists of a multiplexer circuit supporting a variety of pixel arrays, a shift register that generates sampling timing, and two sample and hold circuits that sample analog voltages. Because the two sample and hold circuits alternately execute sampling and holding, a high definition can be obtained.

In addition, simultaneous sampling and successive sampling are automatically selected according to the pixel array of the LCD panel. It is ideal for a wide range of applications, including navigation systems and automobile LCD-TVs.

## FEATURES

- Can be driven on 5 V (Dynamic range: 4.3 V, VDD2 = 5.0 V)
- 240-output
- fmax. = 18 MHz (VDD1 = 3.0 V)
- · Simultaneous/successive sampling selectable according to pixel array

Simultaneous sampling: vertical stripe

- Successive sampling: delta array, mosaic array
- Two sample and hold circuits
- Low output deviation between pins (± 20 mV MAX.)
- Stripe, delta, and mosaic pixel arrays supported by internal multiplexer circuit
- Left and right shift selected by R/L pin
- Single-side mounting possible

#### ORDERING INFORMATION

Part Number

Package

 $\mu$ PD16448AN- $\times$  $\times$ 

TCP (TAB package)

**Remark** The dimensions of TCP are custom-made. Please consult NEC for details.

The information in this document is subject to change without notice.

## **BLOCK DIAGRAM**



## SAMPLE AND HOLD CIRCUIT AND OUTPUT CIRCUIT



# **★** PIN CONFIGRATION ( $\mu$ PD16448A N-xxx)



**Remark** This figure does not spesify the TCP package.

## **1. PIN DESCRIPTION**

| Symbol               | Name                                 | Function                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|----------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| C1 to C3             | Video signal input                   | Input R, G, and B video signals.                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| H1 to H240           | Video signal output                  | Video signal output pins. Output sampled and held video signals during horizontal period.                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| STHR<br>STHL         | Cascade I/O                          | Start pulse I/O pins of sample hold timing. STHR serves as an input pin<br>and STHL, as an output pin, in the case of right shift. In the case of left<br>shift, STHL serves as an input pin, and STHR, as an output pin.                                                                                                                                           |  |  |  |  |  |
| CLI1<br>CLI2<br>CLI3 | Shift clock input                    | A start pulse is read at the rising edge of CLI <sub>1</sub> . Sampling pulse SHP <sub>n</sub> is generated at the rising edge of CLI <sub>1</sub> through CLI <sub>3</sub> during successive sampling, and at the rising edge of CLI <sub>1</sub> during simultaneous sampling (for details, refer to the <b>Timing charts</b> in <b>2.FUNCTION DESCRIPTION</b> ). |  |  |  |  |  |
| INH                  | Inhibit input                        | Selects a multiplexer and one of the two sample and hold circuits at the falling edge.                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| RESET                | Reset input                          | Resets the select counter of the multiplexer and the selector circuit of the two sample and hold circuits when it goes high. After reset, the multiplexer is turned OFF, so sure to input one pulse of the INH signal before inputting the video signal. If the video signal is input without the INH signal, sampling is not executed.                             |  |  |  |  |  |
| MP/TH                | Multiplexer circuit select input (1) | Four types of color filter arrays can be supported by combination of MP/TH and MP/1.5.                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|                      |                                      | Mode MP/TH MP/1.5                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|                      |                                      | Vertical stripe array L L                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| MP/1.5               | Multiplexer circuit select input (2) | Single-side delta array L H                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|                      |                                      | Mosaic array H L                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|                      |                                      | Double-side delta array H H                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| R/L                  | Shift direction select input         | $\begin{array}{l} R/L=H; \text{ right shift: STHR} \rightarrow H_1 \rightarrow H_{240} \rightarrow STHL \\ R/L=L; \text{ left shift: STHL} \rightarrow H_{240} \rightarrow H_1 \rightarrow STHR \end{array}$                                                                                                                                                        |  |  |  |  |  |
| Vdd1                 | Logic power supply                   | 3.0 V to 5.5 V                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| Vdd2                 | Driver power supply                  | 5.0 V ± 0.5 V                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| Vss1                 | Logic ground                         | Connect this pin to ground of system.                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| Vss2                 | Driver ground                        | Connect this pin to ground of system.                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| Vss3                 | Driver ground                        | Connect this pin to ground of system.                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| TEST                 | Test pin                             | Fix this pin to L.                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |

## 2. FUNCTION DESCRIPTION

#### 2.1 Multiplexer Circuit

This circuit selects RGB video signals input to the  $C_1$ ,  $C_2$ , and  $C_3$  pins according to the pixel array of the liquid crystal panel, and outputs the signals to the H<sub>1</sub> through H<sub>240</sub> pins.

Vertical stripe array, single-/double-side delta array, or mosaic array can be selected by using the MP/TH and MP/1.5 pins.

#### 2.1.1 Vertical stripe array mode (MP/TH = L, MP/1.5 = L)

In this mode, the relation between video signals  $C_1$ ,  $C_2$ , and  $C_3$ , and output pins is as shown below. This mode is used to drive a panel of vertical stripe array. In this mode, the multiplexer circuit is in the through status.

| Line No.<br>(number of<br>INHs) | RESET | INH          | H1 (H240)           | H2 (H239)           | H3 (H238)                                    | H4 (H237)           | H239 (H2)                                  | H240 (H1)                                    |
|---------------------------------|-------|--------------|---------------------|---------------------|----------------------------------------------|---------------------|--------------------------------------------|----------------------------------------------|
| 0                               | н     | L            | Sampling<br>C1 (C3) | Sampling<br>C2 (C2) | Sampling<br>C <sub>3</sub> (C <sub>1</sub> ) | Sampling<br>C1 (C3) | Sampling<br>C2 (C2)                        | Sampling<br>C <sub>3</sub> (C <sub>1</sub> ) |
| 1                               | L     | $\downarrow$ | Output<br>C1 (C3)   | Output<br>C2 (C2)   | Output<br>C <sub>3</sub> (C <sub>1</sub> )   | Output<br>C1 (C3)   | Output<br>C <sub>2</sub> (C <sub>2</sub> ) | Output<br>C3 (C1)                            |
| 2                               | L     | $\downarrow$ | Output<br>C1 (C3)   | Output<br>C2 (C2)   | Output<br>C3 (C1)                            | Output<br>C1 (C3)   | Output<br>C <sub>2</sub> (C <sub>2</sub> ) | Output<br>C3 (C1)                            |
| 3                               | L     | $\downarrow$ | Output<br>C1 (C3)   | Output<br>C2 (C2)   | Output<br>C3 (C1)                            | Output<br>C1 (C3)   | Output<br>C <sub>2</sub> (C <sub>2</sub> ) | Output<br>C3 (C1)                            |
| :                               | :     | :            | :                   | :                   | :                                            | :                   | :                                          | :                                            |

#### Relation between video signals C1, C2, and C3, and output pins (during right shift)

() indicates the case of left shift.

#### Pixel arrangement of vertical stripe array and multiplexer operation

| $\begin{array}{c c} R \rightarrow & C_1 \\ B \rightarrow & C_2 \\ G \rightarrow & C_3 \end{array}$ | $\mu$ PD16 | 6448A          |          | Right shift (R/L = "H"), |    |                |                |  |  |  |
|----------------------------------------------------------------------------------------------------|------------|----------------|----------|--------------------------|----|----------------|----------------|--|--|--|
|                                                                                                    | H₁         | H <sub>2</sub> | H₃       | H <sub>4</sub>           | H₅ | H <sub>6</sub> | H <sub>7</sub> |  |  |  |
|                                                                                                    |            |                | <b>v</b> | V                        | v  | v              | <b>V</b>       |  |  |  |
|                                                                                                    | R          | В              | G        | R                        | В  | G              | R              |  |  |  |
|                                                                                                    | R          | В              | G        | R                        | В  | G              | R              |  |  |  |
|                                                                                                    | R          | В              | G        | R                        | В  | G              | R              |  |  |  |
|                                                                                                    | R          | В              | G        | R                        | В  | G              | R              |  |  |  |
|                                                                                                    | R          | В              | G        | R                        | В  | G              | R              |  |  |  |

#### Timing chart of vertical stripe array



#### 2.1.2 Single-side delta array mode (MP/TH = L, MP/1.5 = H)

| Line No.<br>(number of<br>INHs) | RESET | INH           | H1 (H240)                                  | H2 (H239)           | H3 (H238)                                    | H4 (H237)                                  | H239 (H2)                                    | H240 (H1)                                    |
|---------------------------------|-------|---------------|--------------------------------------------|---------------------|----------------------------------------------|--------------------------------------------|----------------------------------------------|----------------------------------------------|
| 0                               | н     | L             | Undefined                                  | Undefined           | Undefined                                    | Undefined                                  | Undefined                                    | Undefined                                    |
| 1                               | L     | $\rightarrow$ | Sampling<br>C1 (C3)                        | Sampling<br>C2 (C2) | Sampling<br>C <sub>3</sub> (C <sub>1</sub> ) | Sampling<br>C1 (C3)                        | Sampling<br>C <sub>2</sub> (C <sub>2</sub> ) | Sampling<br>C <sub>3</sub> (C <sub>1</sub> ) |
| 2                               | L     | $\rightarrow$ | Output<br>C1 (C3)                          | Output<br>C2 (C2)   | Output<br>C3 (C1)                            | Output<br>C1 (C3)                          | Output<br>C2 (C2)                            | Output<br>C3 (C1)                            |
| 3                               | L     | $\downarrow$  | Output<br>C <sub>2</sub> (C <sub>1</sub> ) | Output<br>C3 (C3)   | Output<br>C1 (C2)                            | Output<br>C <sub>2</sub> (C <sub>1</sub> ) | Output<br>C3 (C3)                            | Output<br>C1 (C2)                            |
| 4                               | L     | $\downarrow$  | Output<br>C1 (C3)                          | Output<br>C2 (C2)   | Output<br>C3 (C1)                            | Output<br>C1 (C3)                          | Output<br>C <sub>2</sub> (C <sub>2</sub> )   | Output<br>C3 (C1)                            |
| 5                               | L     | $\rightarrow$ | Output<br>C <sub>2</sub> (C <sub>1</sub> ) | Output<br>C3 (C3)   | Output<br>C1 (C2)                            | Output<br>C <sub>2</sub> (C <sub>1</sub> ) | Output<br>C3 (C3)                            | Output<br>C1 (C2)                            |
|                                 |       |               |                                            |                     |                                              |                                            |                                              |                                              |

#### Relation between video signals C1, C2, and C3, and output pins

() indicates the case of left shift.

#### Pixel arrangement of single-side delta array and multiplexer operation



#### Timing chart of single-side delta array



#### 2.1.3 Double-side delta array mode (MP/TH = H, MP/1.5 = H)

Because the pad pitch of the  $\mu$ PD16448A is designed so that the IC is mounted on one side, the output pitch must be expanded on the TCP if the IC is mounted on both sides.

| Line No.<br>(number of<br>INHs) | RESET | INH          | H1 (H240)           | H2 (H239)           | H3 (H238)           | H4 (H237)           | H239 (H2)           | H240 (H1)           |
|---------------------------------|-------|--------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|
| 0                               | Н     | L            | Undefined           | Undefined           | Undefined           | Undefined           | Undefined           | Undefined           |
| 1                               | L     | $\downarrow$ | Sampling<br>C2 (C3) | Sampling<br>C3 (C2) | Sampling<br>C1 (C1) | Sampling<br>C2 (C3) | Sampling<br>C3 (C2) | Sampling<br>C1 (C1) |
| 2                               | L     | $\downarrow$ | Output<br>C2 (C3)   | Output<br>C3 (C2)   | Output<br>C1 (C1)   | Output<br>C2 (C3)   | Output<br>C3 (C2)   | Output<br>C1 (C1)   |
| 3                               | L     | $\downarrow$ | Output<br>C1 (C1)   | Output<br>C2 (C3)   | Output<br>C3 (C2)   | Output<br>C1 (C1)   | Output<br>C2 (C3)   | Output<br>C3 (C2)   |
| 4                               | L     | $\downarrow$ | Output<br>C2 (C3)   | Output<br>C3 (C2)   | Output<br>C1 (C1)   | Output<br>C2 (C3)   | Output<br>C3 (C2)   | Output<br>C1 (C1)   |
| 5                               | L     | $\downarrow$ | Output<br>C1 (C1)   | Output<br>C2 (C3)   | Output<br>C3 (C2)   | Output<br>C1 (C1)   | Output<br>C2 (C3)   | Output<br>C3 (C2)   |
|                                 |       |              |                     |                     |                     |                     |                     |                     |

Relation between video signals C1, C2, and C3, and output pins

() indicates the case of left shift.

#### Pixel arrangement of double-side delta array and multiplexer operation



#### Timing chart of double-side delta array



## 2.1.4 Mosaic array mode (MP/TH = H, MP/1.5 = L)

| Line No.<br>(number of<br>INHs) | RESET | INH          | H1 (H240)                                  | H2 (H239)           | H3 (H238)                                    | H4 (H237)                                  | H239 (H2)                                    | H240 (H1)                                    |
|---------------------------------|-------|--------------|--------------------------------------------|---------------------|----------------------------------------------|--------------------------------------------|----------------------------------------------|----------------------------------------------|
| 0                               | н     | L            | Undefined                                  | Undefined           | Undefined                                    | Undefined                                  | Undefined                                    | Undefined                                    |
| 1                               | L     | $\downarrow$ | Sampling<br>C1 (C3)                        | Sampling<br>C2 (C2) | Sampling<br>C <sub>3</sub> (C <sub>1</sub> ) | Sampling<br>C1 (C3)                        | Sampling<br>C <sub>2</sub> (C <sub>2</sub> ) | Sampling<br>C <sub>3</sub> (C <sub>1</sub> ) |
| 2                               | L     | $\downarrow$ | Output<br>C1 (C3)                          | Output<br>C2 (C2)   | Output<br>C₃ (C₁)                            | Output<br>C1 (C3)                          | Output<br>C2 (C2)                            | Output<br>C3 (C1)                            |
| 3                               | L     | $\downarrow$ | Output<br>C3 (C2)                          | Output<br>C1 (C1)   | Output<br>C2 (C3)                            | Output<br>C3 (C2)                          | Output<br>C1 (C1)                            | Output<br>C2 (C3)                            |
| 4                               | L     | $\downarrow$ | Output<br>C <sub>2</sub> (C <sub>1</sub> ) | Output<br>C3 (C3)   | Output<br>C1 (C2)                            | Output<br>C <sub>2</sub> (C <sub>1</sub> ) | Output<br>C <sub>3</sub> (C <sub>3</sub> )   | Output<br>C1 (C2)                            |
| 5                               | L     | $\downarrow$ | Output<br>C1 (C3)                          | Output<br>C2 (C2)   | Output<br>C <sub>3</sub> (C <sub>1</sub> )   | Output<br>C1 (C3)                          | Output<br>C2 (C2)                            | Output<br>C3 (C1)                            |
| :                               | :     | :            | :                                          | :                   | :                                            | :                                          | -                                            | :                                            |

## Relation between video signals C1, C2, and C3, and output pins

() indicates the case of left shift.

#### Pixel arrangement of mosaic array and multiplexer operation

| $\begin{array}{c c} R \rightarrow & C_1 \\ G \rightarrow & C_2 \\ B \rightarrow & C_3 \end{array}$ | μ PD16 | 6448A          | Right shift (R/L = "H"), MP/TH = "H", MP/1.5 = "L" |                |    |                |                |  |  |
|----------------------------------------------------------------------------------------------------|--------|----------------|----------------------------------------------------|----------------|----|----------------|----------------|--|--|
|                                                                                                    | H₁     | H <sub>2</sub> | H₃                                                 | H <sub>4</sub> | H₅ | H <sub>6</sub> | H <sub>7</sub> |  |  |
|                                                                                                    |        |                | •                                                  |                |    |                |                |  |  |
|                                                                                                    | R      | G              | В                                                  | R              | G  | В              | R              |  |  |
|                                                                                                    | В      | R              | G                                                  | В              | R  | G              | В              |  |  |
|                                                                                                    | G      | В              | R                                                  | G              | В  | R              | G              |  |  |
|                                                                                                    | R      | G              | В                                                  | R              | G  | В              | R              |  |  |
|                                                                                                    | В      | R              | G                                                  | В              | R  | G              | В              |  |  |

#### Timing chart of mosaic array



#### 2.1.5 Relation between Shift Clock CLIn and Internal Sampling Pulse SHPn





Remark C1 through C3 are sampled while SHPn is H.

#### (2) Successive sampling (() indicates the case of left shift.)





2. The video signals (C1, C2, and C3) are sampled while SHPn is H.

#### 2.2 Sample and Hold Circuit

The sample and hold circuit samples and holds the video input signals  $C_1$  through  $C_3$  selected by the multiplexer circuit in the timing shown below. Swa1 through Swb2 are reset by the RESET signal and change at the rising and falling edges of the INH signal. (Refer to **BLOCK DIAGRAM**.)



#### ★ 2.3 Write Operation Timing

The sampled video signals are written to the LCD panel by output currents  $I_{VOL}$  and  $I_{VOH}$  via output buffer. The dynamic range is 4.3 VMIN. (VDD2 = 5.0 V).

While INH = H, do not stop shift clocks CLI1 through CLI3.

The output operation of this IC is controlled by INH signals.

INH = Hiz

INH = Connected with internal circuit

(switch sample and hold circuit at the falling edge.)

Therefore, performing Vcom inversion while INH = L causes current flow to these IC output pins, which may result in malfunction. Perform Vcom in version during INH = H (Hi-z) and start output operation of the next line after the Vcom signal is stable enough to operate. Make sure to evaluate this output operation sufficiently.



#### [Cautions on Use]

- 1. Turn ON power to VDD1, logic input, VDD2, and video signal input in that order to prevent destruction due to latchup, and turn off power in the reverse sequence. Observe this power sequence even during the transition period.
- 2. This IC is designed to input successive signals such as chrome signals. The input band of the video signals is designed to be 9 MHz MAX. If video signals faster than that are input, display is not performed correctly.
- 3. Insert a bypass capacitor of 0.1  $\mu$ F between V<sub>DD1</sub> and V<sub>SS1</sub> and between V<sub>DD2</sub> and V<sub>SS2</sub>. If the power supply is not reinforced, the sampling voltage may be abnormal if the supply voltage fluctuates.
- 4. Display may not be correctly performed if noise is superimposed on the start pulse pin. Therefore, be sure to input a reset signal during the vertical blanking period.
- 5. Even if the start pulse width is extended by half a clock or more, sampling start timing SHP<sub>1</sub> is not affected, and the sampling operation is performed normally.
- 6. When the multiplexer circuit is used in the vertical stripe mode, C1, C2, and C3 are simultaneously sampled at the rising edge of SHPn. Internally, however, only CLI1 is valid. Therefore, input a shift clock to CLI1 only. At this time, keep the CLI2 and CLI3 pins to "L". When using the multiplexer circuit in the delta array mode or mosaic array mode, C1, C2, and C3 are sequentially sampled. Input a three-phase clock to CLI1 through CLI3. (For the sampling timing, refer to 2. FUNCTION DESCRIPTION.)
- 7. The recommended timing of t<sub>R-1</sub> and PW<sub>RES</sub> on starting is shown below. (The following timing chart shows simultaneous sampling.)

An INH pulse width of at least 5 clocks is required to reset the internal logic. Unless the INH pulse is input after reset, sampling is not performed in the correct sequence.



# **3.ELECTRICAL CHARACTERISTICS**

| ABSOLUTE | MAXIMUM | RATINGS | (TA = 25 °C, Vss | 1 = Vss2 = 0 V) |
|----------|---------|---------|------------------|-----------------|
|----------|---------|---------|------------------|-----------------|

| Parameter                   | Symbol | Condition  | Ratings                       | Unit |
|-----------------------------|--------|------------|-------------------------------|------|
| Logic supply voltage        | Vdd1   |            | -0.5 to +7.0                  | V    |
| Driver supply voltage       | Vdd2   |            | -0.5 to +7.0                  | V    |
| Logic input voltage         | Vı     |            | -0.5 to V <sub>DD1</sub> +0.5 | V    |
| Video input voltage         | Vvi    | C1, C2, C3 | -0.5 to V <sub>DD2</sub> +0.5 | V    |
| Logic output voltage        | V01    |            | -0.5 to V <sub>DD1</sub> +0.5 | V    |
| Driver output voltage       | V02    |            | -0.5 to V <sub>DD2</sub> +0.5 | V    |
| Driver output current       | lo2    |            | ±10                           | mA   |
| Operating temperature range | TA     |            | -30 to +85                    | °C   |
| Storage temperature range   | Tstg   |            | -65 to +125                   | °C   |

Caution If the absolute maximum rating of even one of the above parameters is exceeded eve momentarily, the quality of the product may be degraded. Absolute maximum ratings, therefore, specify the values exceeding which the product may be physically damaged. Be sure to use the product within the range of the absolute maximum ratings.

| Parameter             | Symbol           | MIN.        | TYP. | MAX.        | Unit |
|-----------------------|------------------|-------------|------|-------------|------|
| Logic supply voltage  | V <sub>DD1</sub> | 3.0         | 3.3  | 5.5         | V    |
| Driver supply voltage | V <sub>DD2</sub> | 4.5         | 5.0  | 5.5         | V    |
| Video input voltage   | Vvi              | Vss2 + 0.35 |      | Vdd2 - 0.35 | V    |
| Driver output voltage | V02              | Vss2 + 0.35 |      | Vdd2 - 0.35 | V    |
| Input voltage, high   | Vн               | 0.7•Vdd1    |      | VDD1        | V    |
| Input voltage, low    | VIL              | 0           |      | 0.3•Vdd1    | V    |

## ELECTRICAL CHARACTERISTICS

## $(T_{A} = -30 \text{ to } +85 \text{ °C}, \text{ V}_{DD1} = 3.0 \text{ to } 5.5 \text{ V}, \text{ V}_{DD2} = 5.0 \text{ V} \pm 0.5 \text{ V}, \text{ V}_{SS1} = \text{V}_{SS2} = 0 \text{ V})$

| Parameter                           | Symbol | Conditio                                                                                                                        | n                                                                           | MIN.        | TYP.  | MAX.     | Unit |
|-------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------|-------|----------|------|
| Maximum video signal output voltage | Vvoн   |                                                                                                                                 |                                                                             | Vdd2 - 0.35 |       |          | V    |
| Minimum video signal output voltage | Vvol   |                                                                                                                                 |                                                                             |             |       | 0.35     | V    |
| Logic output voltage, high          | Vloh   | STHL, STHR pins<br>Іон = -1.0 mA                                                                                                |                                                                             | 0.9•Vdd1    |       |          | V    |
| Logic output voltage, low           | Vlol   | STHL, STHR pins<br>IoL = 1.0 mA                                                                                                 |                                                                             |             |       | 0.1•Vdd1 | V    |
| Video signal output current, high   | Іvон   | INH = L<br>Vo = V <sub>DD2</sub> - 0.5 V                                                                                        |                                                                             |             | -0.20 | -0.08    | mA   |
| Video signal output current, low    | Ivol   | INH = L<br>V <sub>of</sub> = 1.0 V, V <sub>o</sub> = 0                                                                          | ).5 V                                                                       | -0.08       | 0.20  |          | mA   |
| Reference voltage 1                 | Vref1  | $V_{DD2} = 5.0 \text{ V}, \text{ T}_{A} = V_{VI} = 0.5 \text{ V}$                                                               | 25 °C                                                                       |             | 0.49  |          | V    |
| Reference voltage 2                 | Vref2  | V <sub>DD2</sub> = 5.0 V, T <sub>A</sub> = 25 °C<br>V <sub>V1</sub> = 2.0 V                                                     |                                                                             |             | 1.99  |          | V    |
| Reference voltage 3                 | Vref3  | V <sub>DD2</sub> = 5.0 V, T <sub>A</sub> = 25 °C<br>V <sub>V1</sub> = 3.5 V                                                     |                                                                             |             | 3.49  |          | V    |
| Output voltage deviation 1          | ΔVvoı  | V <sub>DD2</sub> = 5.0 V, T <sub>A</sub> =<br>V <sub>VI</sub> = 0.5 V                                                           | V <sub>DD2</sub> = 5.0 V, T <sub>A</sub> = 25 °C<br>V <sub>VI</sub> = 0.5 V |             |       | ±20      | mV   |
| Output voltage deviation 2          | ΔVvo2  | V <sub>DD2</sub> = 5.0 V, T <sub>A</sub> = V <sub>VI</sub> = 2.0 V                                                              | 25 °C                                                                       |             |       | ±20      | mV   |
| Output voltage deviation 3          | ΔΫνοз  | Vdd2 = 5.0 V, TA<br>Vvi = 3.5                                                                                                   |                                                                             |             |       | ±20      | mV   |
| Logic input leakage current         | Iu     |                                                                                                                                 |                                                                             |             |       | ±1.0     | μA   |
| Video input leakage current         | lv∟    |                                                                                                                                 |                                                                             |             |       | ±10      | μA   |
| Logic dynamic current consumption   | IDD1   | $f_{CLI} = 14 \text{ MHz}$<br>V <sub>VI</sub> = 2.0 V, no load                                                                  | V <sub>DD1</sub> =<br>3.3 ±0.3 V                                            |             |       | 2.5      | mA   |
|                                     |        | fіnн = 15.4 kHz<br>PWinн = 5.0 μs                                                                                               | V <sub>DD1</sub> = 5.0 ±0.5 V                                               |             |       | 4.0      |      |
| Driver dynamic current consumption  | Idd2   | $f_{CLI} = 14 \text{ MHz}$ $V_{VI} = 2.0 \text{ V}, \text{ no load}$ $f_{INH} = 15.4 \text{ kHz}$ $PW_{INH} = 5.0 \mu \text{s}$ |                                                                             |             |       | 10.0     | mA   |

Remarks 1. Vor: output applied voltage, Vo: output voltage without load

2. The reference values are typical values only. The output deviation is only guaranteed within the chip.

#### SWITCHING CHARACTERISTICS (TA = -30 to +85 °C, VDD1 = 3.0 to 5.5 V, VDD2 = 5.0 ±0.5 V, VSS1 = VSS2 = 0 V)

| Parameter                          | Symbol          | Condition                | MIN. | TYP. | MAX. | Unit |
|------------------------------------|-----------------|--------------------------|------|------|------|------|
| Start pulse propagation delay time | tрнь CL = 20 pF |                          | 10   |      | 54   | ns   |
|                                    | <b>t</b> PLH    | C∟ = 20 pF               | 10   |      | 54   | ns   |
| Maximum clock frequency 1          | fmax. 1         |                          | 15   |      |      | MHz  |
| Maximum clock frequency 2          | fmax. 2         | With 3-phase clock input | 8    |      |      | MHz  |
| Logic input capacitance            | CI1             | Other than STHL, STHR    |      |      | 15   | pF   |
| STHL, STHR input capacitance       | CI2             | STHL, STHR               |      |      | 20   | pF   |
| Video input capacitance            | C <sub>3</sub>  | C1 to C3, Vvi = 2.0 V    |      |      | 50   | pF   |

#### TIMING REQUIREMENTS (TA = -30 to +85 °C, VDD1 = 3.0 to 5.5 V, VDD2 = $5.0 \pm 0.5$ V, Vss1 = Vss2 = 0 V)

| Parameter              | Symbol          | Condition   | MIN. | TYP. | MAX. | Unit |
|------------------------|-----------------|-------------|------|------|------|------|
| Clock pulse width      | PWcLi           | Duty = 50 % | 33   |      |      | ns   |
| Start pulse setup time | tsetup          |             | 8    |      |      | ns   |
| Start pulse hold time  | thold           |             | 8    |      |      | ns   |
| Reset pulse width      | PWRES           |             | 66   |      |      | ns   |
| INH setup time         | <b>t</b> isetup |             | 33   |      |      | ns   |
| INH hold time          | <b>t</b> ihold  |             | 33   |      |      | ns   |
| Reset-INH time         | tr-i            |             | 81   |      |      | ns   |
| INH pulse width        | PWINH           |             | 5    |      |      | CLK  |

**Remark** Keep the rise and fall times of the logic input signals to within  $t_r = t_f = 5$  ns (10 to 90%). As an example, the switching characteristic wave of CLI<sub>1</sub> is defined on the next page.

#### SWITCHING CHARACTERISTIC WAVE (simultaneous/successive sampling)





Remark The input/output timing of the start pulse is the same for simultaneous/successive sampling.

## ★ RESET INH Pulse Timing



## 4. RECOMMENDED CONDITIONS FOR INSTALLATION

This product should be installed under the following recommended conditions. Consult one of our sales representatives for installation under conditions other than those recommended.

| Installation Condition    | Installation Method             | Condition                                                                                                                                                                                                                                                                                                              |
|---------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Thermocompression bonding | Soldering                       | Heat with heating tool at 300 °C to 350 °C under pressure of 100 g (per pin) for 2 to 3 seconds                                                                                                                                                                                                                        |
|                           | ACF (sheet type adhesive agent) | Temporary adhesion at 70 °C to 100 °C under pressure of 3 to<br>8 kg/cm <sup>2</sup> for 3 to 5 seconds<br>Permanent adhesion at 165 °C to 180 °C under pressure of 25 to<br>45 kg/cm <sup>2</sup> for 30 to 40 seconds<br>(when aeolotropic conductive film SUMIZAC 1003 from Sumitomo<br>Bakelite Co., Ltd. is used) |

Caution For installation conditions for the ACF part, contact the ACF manufacturer beforehand. Do not mix different installation methods.

# -NOTES FOR CMOS DEVICES-

# **1** PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

Note: Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

## (2) HANDLING OF UNUSED INPUT PINS FOR CMOS

Note: No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

# **③** STATUS BEFORE INITIALIZATION OF MOS DEVICES

Note: Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.

#### REFERENCE

| NEC Semiconductor Device Reliability/Quality Control System | C10983E |
|-------------------------------------------------------------|---------|
| Quality Grade on NEC Semiconductor Devices                  | C11531E |

The application circuits and their parameters are for reference only and are not intended for use in actual design-ins.

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.

NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.

While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.

NEC devices are classified into the following three quality grades:

"Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application.

- Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
- Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
- Specific: Aircrafts, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.

Anti-radioactive design is not implemented in this product.