D

D/2

PIN 1 — CORNER

E



□ 0.2 | Y | T-U | Z

U

**DETAIL K** 

- E1

**DATE 13 OCT 2008** 

## NOTES:

e/2

- 1. DIMENSIONS ARE IN MILLIMETERS.
- INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994.
   DATUM PLANE H IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE.
- 4. DATUMS T, U, AND Z TO BE DETERMINED AT DATUM PLANE H.
- 5. DIMENSIONS D AND E TO BE DETERMINED AT
- SEATING PLANE Y.
  DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD
  PROTRUSION, ALLOWABLE PROTRUSION IS
  0.250 PER SIDE. DIMENSIONS D1 AND E1 DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE H.
- DIMENSION b DOES NOT INCLUDE DAMBAR
   PROTRUSION. DAMBAR PROTRUSION SHALL
- NOT CAUSE THE 6 DIMENSION TO EXCEED 0.350.
  8. MINIMUM SOLDER PLATE THICKNESS SHALL BE 0.0076.

  9. EXACT SHAPE OF EACH CORNER IS OPTIONAL.



| E/2 12           | 13 D1/2           | 7777777<br>24 | E1/2  NOTE 9 |            | DETAIL K    |         |
|------------------|-------------------|---------------|--------------|------------|-------------|---------|
|                  | 4X                |               | ∕– DETAIL F  | PLATING    | BASE        | E METAL |
|                  |                   |               | 0.08         | 1          |             | c1 c    |
| Y                | e/2 →<br>44 x e → |               | - 48 X b     |            | <-b1→       |         |
| SEATING<br>PLANE |                   |               |              | <b>(4)</b> | .08 (M) Y T | -U Z    |

| 01                                    | SECTION G-G |
|---------------------------------------|-------------|
| TOP & BOTTOM                          |             |
| R                                     |             |
| A A2                                  |             |
| 1                                     |             |
|                                       |             |
| $(S) \rightarrow (0.250)$             |             |
| A1 $\rightarrow$ $\theta$ GAUGE PLANE |             |
| DETAIL F ← (L1) →                     |             |

WL

ΥY = Year WW = Work Week G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking.

| DOCUMENT NUMBER: | 98AON13058D                     | Electronic versions are uncontrolle                                                                     | '           |
|------------------|---------------------------------|---------------------------------------------------------------------------------------------------------|-------------|
| STATUS:          | ON SEMICONDUCTOR STANDARD       | accessed directly from the Document Repository. Printe<br>versions are uncontrolled except when stamped |             |
| NEW STANDARD:    | JEDEC                           | "CONTROLLED COPY" in red.                                                                               |             |
| DESCRIPTION:     | 48 LEAD LQFP 7X7X1.4, 0.5 PITCH |                                                                                                         | PAGE 1 OF 2 |



| DOCUMENT   | NUMBER: |
|------------|---------|
| 98AON13058 | BD      |

PAGE 2 OF 2

| ISSUE | REVISION                                                          | DATE        |
|-------|-------------------------------------------------------------------|-------------|
| 0     | RELEASED FOR PRODUCTION. REQ. BY N. LIPAT                         | 12 AUG 2003 |
| А     | CORRECTED DIMENSION D1 REFERENCES IN TOP VIEW. REQ. BY S. KANEDA. | 13 OCT 2008 |
|       |                                                                   |             |
|       |                                                                   |             |
|       |                                                                   |             |
|       |                                                                   |             |
|       |                                                                   |             |
|       |                                                                   |             |
|       |                                                                   |             |
|       |                                                                   |             |
|       |                                                                   |             |
|       |                                                                   |             |
|       |                                                                   |             |
|       |                                                                   |             |
|       |                                                                   |             |
|       |                                                                   |             |
|       |                                                                   |             |
|       |                                                                   |             |
|       |                                                                   |             |
|       |                                                                   |             |
|       |                                                                   |             |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase of the SCILLC product could create a situation where personal injury or death. or other applications intended to support or sustain line, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

© Semiconductor Components Industries, LLC, 2008 October, 2008 - Rev. 01A 93244