



## RECOMMENDED LAND PATTERN

| Pin # | Function |
|-------|----------|
| 1     | Drain    |
| 2     | Drain    |
| 3     | Gate     |
| 4     | Source   |
| 5     | Drain    |
| 6     | Drain    |
| 7     | Drain    |
| 8     | Source   |
|       |          |

NOTES:

- A. PACKAGE DOES NOT CONFORM TO ANY JEDEC STANDARD.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 2009.
- D. LAND PATTERN RECOMMENDATION IS EXISTING INDUSTRY LAND PATTERN.

| DOCUMENT NUMBER: | 98AON13616G               | Electronic versions are uncontrolle                                                                      |             |
|------------------|---------------------------|----------------------------------------------------------------------------------------------------------|-------------|
| STATUS:          | ON SEMICONDUCTOR STANDARD | accessed directly from the Document Repository. Printed<br>versions are uncontrolled except when stamped |             |
| NEW STANDARD:    |                           | "CONTROLLED COPY" in red.                                                                                |             |
| DESCRIPTION:     | DFN6 2X2, 0.65P           |                                                                                                          | PAGE 1 OF 2 |



0.8±0.05



**ON Semiconductor**<sup>®</sup>

DATE 31 JUL 2016







PAGE 2 OF 2

| ISSUE | REVISION                                                                                 | DATE        |
|-------|------------------------------------------------------------------------------------------|-------------|
| 0     | RELEASED FOR PRODUCTION FROM FAIRCHILD FDMA908P TO ON SEMICONDUCTOR. REQ. BY B. MARQUIS. | 31 JUL 2016 |
|       |                                                                                          |             |
|       |                                                                                          |             |
|       |                                                                                          |             |
|       |                                                                                          |             |
|       |                                                                                          |             |
|       |                                                                                          |             |
|       |                                                                                          |             |
|       |                                                                                          |             |
|       |                                                                                          |             |
|       |                                                                                          |             |
|       |                                                                                          |             |
|       |                                                                                          |             |
|       |                                                                                          |             |
|       |                                                                                          |             |
|       |                                                                                          |             |
|       |                                                                                          |             |
|       |                                                                                          |             |
|       |                                                                                          |             |
|       |                                                                                          |             |

ON Semiconductor and with a registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the BSCILLC product call create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use payers that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.