NOTE 5



C SEATING PLANE

## **DATE 03 JUL 2012**

## NOTES:

**DETAIL A** 

**END VIEW** 

NOTE 3

- DIMENSIONING AND TOLERANCING PER ASME
- Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETERS.
  3. DIMENSIONS b AND c APPLY TO THE FLAT SECTION OF THE LEAD AND ARE MEASURED
- BETWEEN 0.10 AND 0.25 FROM THE LEAD TIP. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.15 mm PER SIDE. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED
- 0.25 PER SIDE. DIMENSIONS D AND E1 ARE DETERMINED AT DATUM H. 5. A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.

|     | MILLIMETERS |       |  |
|-----|-------------|-------|--|
| DIM | MIN         | MAX   |  |
| Α   | 2.35        | 2.65  |  |
| A1  | 0.13        | 0.29  |  |
| b   | 0.35        | 0.49  |  |
| C   | 0.23        | 0.32  |  |
| D   | 15.25       | 15.54 |  |
| Е   | 10.30 BSC   |       |  |
| E1  | 7.40        | 7.60  |  |
| е   | 1.27 BSC    |       |  |
| h   | 0.25        | 0.75  |  |
| ۲   | 0.41        | 0.90  |  |
| M   | 0 °         | 8 °   |  |

## **RECOMMENDED SOLDERING FOOTPRINT\***

SIDE VIEW



## **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code

= Assembly Location Α WL = Wafer Lot YY = Year

ww = Work Week G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot " •", may or may not be present.

| DOCUMENT NUMBER: | 98ASB42344B               | Electronic versions are                                 |
|------------------|---------------------------|---------------------------------------------------------|
| STATUS:          | ON SEMICONDUCTOR STANDARD | accessed directly from the<br>versions are uncontrolled |
| NEW STANDARD:    |                           | "CONTROLLED COPY"                                       |
| DESCRIPTION:     | SOIC-24 WB                |                                                         |

uncontrolled except when e Document Repository. Printed ed except when stamped n red.

PAGE 1 OF 2

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.



| DOCUMENT   | NUMBER: |
|------------|---------|
| 08VCB43344 | R       |

PAGE 2 OF 2

| ISSUE | REVISION                                                                                     | DATE        |
|-------|----------------------------------------------------------------------------------------------|-------------|
| F     | REDREW TO JEDEC STANDARDS. ADDED SOLDER FOOTPRINT AND MARKING DIAGRAM. REQ. BY I. CAMBALIZA. | 03 JUL 2012 |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |
|       |                                                                                              |             |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.